Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/10132
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSemwal, Sandeepen_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-05-23T13:56:50Z-
dc.date.available2022-05-23T13:56:50Z-
dc.date.issued2022-
dc.identifier.citationSemwal, S., & Kranti, A. (2022). Unconventional VTC of subthreshold inverter with MFMIS negative capacitance transistor: An analytical modelling framework with implications for ultralow power logic design. Semiconductor Science and Technology, 37(6), 065012. https://doi.org/10.1088/1361-6641/ac6532en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85129622033)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/ac6532-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/10132-
dc.description.abstractThe present reports an analytical modelling framework to provide insights into subthreshold logic design using metal-ferroelectric-metal-insulator-semiconductor (MFMIS) negative capacitance field effect transistor (NCFET). It is shown that the proposed model is effective in predicting supply voltage (V DD) dependent hysteresis as well as hysteresis-free voltage transfer characteristics (VTC) through the analytically obtained positive (hysteresis-free) and negative (hysteresis) values of gain (-dV O/dV IN) in NCFET based subthreshold inverter. The proposed subthreshold drain current model for NCFET has been extended to obtain closed-form analytical expressions of figures of merit of a subthreshold inverter such as nominal high and low output voltages, threshold logic voltage, and DC gain. The model while successfully capturing characteristics of MFMIS NCFETs is able to predict the occurrence of hysteresis in VTC due to negative differential resistance in the output characteristics of NCFET. Results show that an optimally designed MFMIS NCFET based inverter can achieve similar values of DC gain as exhibited by conventional MOSFET at ∼×(3-6) times lower supply voltages (V DD) along with an improvement in static and dynamic power dissipation. Results showcase an analytical modelling framework and its implications for reducing V DD for ultralow power subthreshold logic design with NCFETs. © 2022 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherIOP Publishing Ltden_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectCapacitanceen_US
dc.subjectComputer circuitsen_US
dc.subjectDrain currenten_US
dc.subjectElectric invertersen_US
dc.subjectEmitter coupled logic circuitsen_US
dc.subjectMetal insulator boundariesen_US
dc.subjectMOSFET devicesen_US
dc.subjectNegative resistanceen_US
dc.subjectThreshold voltageen_US
dc.subjectField-effect transistoren_US
dc.subjectMetal ferroelectric metal insulator semiconductorsen_US
dc.subjectMOS-FETen_US
dc.subjectMOSFETsen_US
dc.subjectNegative capacitanceen_US
dc.subjectNegative differential resistancesen_US
dc.subjectSteep switchingen_US
dc.subjectTransfer characteristicsen_US
dc.subjectUltra-low poweren_US
dc.subjectVoltage transferen_US
dc.subjectAnalytical modelsen_US
dc.titleUnconventional VTC of subthreshold inverter with MFMIS negative capacitance transistor: An analytical modelling framework with implications for ultralow power logic designen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: