Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/10965
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNirala, Rohit Kumar;Semwal, Sandeep;Kranti, Abhinav;en_US
dc.date.accessioned2022-11-03T19:52:36Z-
dc.date.available2022-11-03T19:52:36Z-
dc.date.issued2022-
dc.identifier.citationNirala, R. K., Semwal, S., & Kranti, A. (2022). A critique of length and bias dependent constraints for 1T-DRAM operation through RFET. Semiconductor Science and Technology, 37(10) doi:10.1088/1361-6641/ac8c67en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85138134946)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/ac8c67-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/10965-
dc.description.abstractCapacitorless dynamic memory (one transistor dynamic random access memory (1T-DRAM)) operation in a reconfigurable field effect transistor (RFET) is critically governed by different lengths associated with the architecture. These lengths consisting of ungated region (L UG), control gate (L CG), polarity gate (L PG), storage region length (L S), and total length (L T) can be sensitive to the fabrication process, and hence, critical for 1T-DRAM. This work presents an insightful critique of the above mentioned lengths for realising optimal 1T-DRAM performance. It is shown that RFET with highest values of L S/L T and L CG/L T shows good short channel immunity but does not necessarily ensure enhanced 1T-DRAM metrics. Results indicate that for a fixed L T, retention time can vary over a wide range (550 ms to 8.7 s) depending on the values of L S/L T and L CG/L T, and hence, appropriate optimization is imperative. The work contributes towards better understanding and optimizing L CG/L T to ensure improved 1T-DRAM metrics in terms of enhanced retention (>64 ms), acceptable sense margin (>6 µA µm−1), current ratio (>104) with low values of read (2 ns) and write (1 ns) time to further extend multi-functional facets of nanoscale RFETs for memory applications. In addition, the effect of traps, process sensitivity, reduced number of voltage levels, and disturbance caused by shared word line (WL)/bit line (BL) are also analysed in this work. Results indicate that state ‘0’ of the cell sharing BL with the selected cell is strongly affected by BL disturbance. WL disturbance primarily impacts state ‘1’ of the cell sharing WL with selected cell (only for write 1 and read operations). © 2022 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physicsen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectCells; Cytology; Reconfigurable architectures; Capacitor-less; Capacitorless DRAM; Control gates; Current ratios; Field-effect transistor; Gate-length; Programmable transistor; Reconfigurable; Retention time; Sense margin; Dynamic random access storageen_US
dc.titleA critique of length and bias dependent constraints for 1T-DRAM operation through RFETen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: