Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/11422
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAnshul, Adityaen_US
dc.contributor.authorBharath, K. K.en_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2023-03-07T11:45:27Z-
dc.date.available2023-03-07T11:45:27Z-
dc.date.issued2022-
dc.identifier.citationAnshul, A., Bharath, K., & Sengupta, A. (2022). Designing low cost secured DSP core using steganography and PSO for CE systems. Paper presented at the Proceedings - 2022 IEEE International Symposium on Smart Electronic Systems, iSES 2022, 95-100. doi:10.1109/iSES54909.2022.00030 Retrieved from www.scopus.comen_US
dc.identifier.isbn979-8350399226-
dc.identifier.otherEID(2-s2.0-85148092010)-
dc.identifier.urihttps://doi.org/10.1109/iSES54909.2022.00030-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/11422-
dc.description.abstractDigital signal processing (DSP) cores are an essential component of consumer electronics (CE) systems. These DSP intellectual property (IP) cores are prone to threats such as piracy and counterfeiting and therefore need security using sophisticated low-cost techniques. This paper presents a novel low-cost security approach for designing a low-cost DSP hardware core using a signature-free steganography algorithm and particle swarm optimization (PSO). The proposed security methodology achieves higher robustness (i.e., stronger digital evidence as evident from the lower probability of coincidence) and lower design cost than state-of-the-art watermarking approaches. The proposed method integrates IP steganography with PSO-based Design Space Exploration (DSE) to generate low-cost secured DSP hardware architecture. This work also demonstrates the proposed approach on discrete cosine transform (DCT) IP core. © 2022 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceProceedings - 2022 IEEE International Symposium on Smart Electronic Systems, iSES 2022en_US
dc.subjectCoprocessoren_US
dc.subjectCostsen_US
dc.subjectDiscrete cosine transformsen_US
dc.subjectInternet protocolsen_US
dc.subjectParticle swarm optimization (PSO)en_US
dc.subjectSteganographyen_US
dc.subjectCo-processorsen_US
dc.subjectDigital signal processing coprocessoren_US
dc.subjectElectronics systemen_US
dc.subjectLow-costsen_US
dc.subjectParticle swarmen_US
dc.subjectParticle swarm optimizationen_US
dc.subjectProcessing coreen_US
dc.subjectSecurity approachen_US
dc.subjectSignal processing hardwaresen_US
dc.subjectSwarm optimizationen_US
dc.subjectDigital signal processingen_US
dc.titleDesigning Low Cost Secured DSP Core using Steganography and PSO for CE systemsen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: