Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/12086
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorVishvakarma, Santosh Kumar-
dc.contributor.advisorGupta, Saurabh-
dc.contributor.authorKumar, Jagannadham Sai-
dc.date.accessioned2023-07-11T05:18:33Z-
dc.date.available2023-07-11T05:18:33Z-
dc.date.issued2023-05-23-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/12086-
dc.description.abstractA technologist,scholar,orlaypersondoesn’trequireanintroductiontotheser- vices thatIntegratedElectronics(Intel)hasintroducedtohumanity.Ofcourse, Intel’ssuccessinthecurrentworldwidemarketisaresultofthedepthofresearch and labourthatmillionsofbrightmindshaveputforthinhonestanddedicated effort. Sincetheyworkintheanalogdomainregulatorsareacrucialcomponentof anyelectricallypoweredsystemincludingtheexpandingarrayofportablebattery- powereditems.Regulatorsmustlowerandmoretolerablelevelsofthebatterycells’ high voltageswings.Inthemajorityofhighfrequencyasashighperformance circuitry designs,thelackofthesepowersourcescanbedisastrous.Lowdropout regulators thusbecomecontinuouslyindemand.Inreality,thegrowingtrendto- wardsentirechipintegrationnecessitatestheinclusionofpowersupplycircuitsin everychip.Thegoalofthisresearchistocreateanimprovedlowdropoutregulator. A CMOSonthechiplowdrop-outregulatorsthathasgreaterPSRRissuggested in thisdissertation.ThesuggestedcircuitiscreatedutilisingaPMOSpassdevice and anerroramplifierswiththePMOSinputdifferentialpair,NMOScommon source stageensuringthistopologyisutilisedtoincreaseDCPSRR.Themost crucial factorinproducingatrustworthyconsistentoutputvoltageisaregulator’s stability.Areliableclosed-loopnegativefeedbacksystemisnecessaryforstability. Tostabiliseatalloperatingfrequencies,thephasemarginmustbebiggerthanzero beforethegain-unityfrequency.StabilityofanLDOisaccomplishedwiththeuse of theMillercompensatingapproach.en_US
dc.language.isoenen_US
dc.publisherDepartment of Electrical Engineering, IIT Indoreen_US
dc.relation.ispartofseriesMT236;-
dc.subjectElectrical Engineeringen_US
dc.titleHigh PSRR LDO design for high speed clock pathen_US
dc.typeThesis_M.Techen_US
Appears in Collections:Department of Electrical Engineering_ETD

Files in This Item:
File Description SizeFormat 
MT_236_Jagannadham_Sai_Kumar_2102102021.pdf3.57 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: