Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/12086
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Vishvakarma, Santosh Kumar | - |
dc.contributor.advisor | Gupta, Saurabh | - |
dc.contributor.author | Kumar, Jagannadham Sai | - |
dc.date.accessioned | 2023-07-11T05:18:33Z | - |
dc.date.available | 2023-07-11T05:18:33Z | - |
dc.date.issued | 2023-05-23 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/12086 | - |
dc.description.abstract | A technologist,scholar,orlaypersondoesn’trequireanintroductiontotheser- vices thatIntegratedElectronics(Intel)hasintroducedtohumanity.Ofcourse, Intel’ssuccessinthecurrentworldwidemarketisaresultofthedepthofresearch and labourthatmillionsofbrightmindshaveputforthinhonestanddedicated effort. Sincetheyworkintheanalogdomainregulatorsareacrucialcomponentof anyelectricallypoweredsystemincludingtheexpandingarrayofportablebattery- powereditems.Regulatorsmustlowerandmoretolerablelevelsofthebatterycells’ high voltageswings.Inthemajorityofhighfrequencyasashighperformance circuitry designs,thelackofthesepowersourcescanbedisastrous.Lowdropout regulators thusbecomecontinuouslyindemand.Inreality,thegrowingtrendto- wardsentirechipintegrationnecessitatestheinclusionofpowersupplycircuitsin everychip.Thegoalofthisresearchistocreateanimprovedlowdropoutregulator. A CMOSonthechiplowdrop-outregulatorsthathasgreaterPSRRissuggested in thisdissertation.ThesuggestedcircuitiscreatedutilisingaPMOSpassdevice and anerroramplifierswiththePMOSinputdifferentialpair,NMOScommon source stageensuringthistopologyisutilisedtoincreaseDCPSRR.Themost crucial factorinproducingatrustworthyconsistentoutputvoltageisaregulator’s stability.Areliableclosed-loopnegativefeedbacksystemisnecessaryforstability. Tostabiliseatalloperatingfrequencies,thephasemarginmustbebiggerthanzero beforethegain-unityfrequency.StabilityofanLDOisaccomplishedwiththeuse of theMillercompensatingapproach. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Department of Electrical Engineering, IIT Indore | en_US |
dc.relation.ispartofseries | MT236; | - |
dc.subject | Electrical Engineering | en_US |
dc.title | High PSRR LDO design for high speed clock path | en_US |
dc.type | Thesis_M.Tech | en_US |
Appears in Collections: | Department of Electrical Engineering_ETD |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
MT_236_Jagannadham_Sai_Kumar_2102102021.pdf | 3.57 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: