Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/12475
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNawaria, Meghaen_US
dc.contributor.authorDhakad, Narendra Singhen_US
dc.contributor.authorSingh, Rohiten_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.contributor.authorMukherjee, Shaibalen_US
dc.date.accessioned2023-11-15T07:27:24Z-
dc.date.available2023-11-15T07:27:24Z-
dc.date.issued2023-
dc.identifier.citationNawaria, M., Kumar, S., Gautam, M. K., Dhakad, N. S., Singh, R., Singhal, S., Kumar, P., Vishvakarma, S. K., & Mukherjee, S. (2023). Memristor-Inspired Digital Logic Circuits and Comparison With 90-/180-nm CMOS Technologies. IEEE Transactions on Electron Devices, 1–7. https://doi.org/10.1109/TED.2023.3278625en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85161521811)-
dc.identifier.urihttps://doi.org/10.1109/TED.2023.3278625-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/12475-
dc.description.abstractCompact low-power devices with ultrafast processing speed are the fundamental building blocks for the development of the state-of-the-art logic systems and memristor prominently fulfills these demands and plays a major role in digital circuit design. In this work, design, implementation, and performance evaluation of memristor-based logic gates, such as NOT, AND, NAND, OR, NOR, XOR, and XNOR, and combinational logic circuits, such as adder, subtractor, and 2 <inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula> 1 mux, are presented via SPECTRE in Cadence Virtuoso. Herein, we propose an optimized design of memristor-based logic gates and combinational logic circuits and draw a comparative analysis with the conventional 180-nm complementary metal&#x2013en_US
dc.description.abstractoxide&#x2013en_US
dc.description.abstractsemiconductor (CMOS) technology. The utilized memristor model is thoroughly validated with the experimental results of a high-density Y<inline-formula> <tex-math notation="LaTeX">$_{\text{2}}$</tex-math> </inline-formula>O<inline-formula> <tex-math notation="LaTeX">$_{\text{3}}$</tex-math> </inline-formula>-based memristive crossbar array (MCA), which shows a significantly low values of coefficient of variabilities in device-to-device (D2D) and cycle-to-cycle (C2C) operation. The area, power, and delay calculated from these combinational circuits are found to be reduced by more than 71.4%, 40%, and 54%, respectively, as compared to the conventional 180-nm CMOS technology. The impact of multiple CMOS technology nodes (90 and 180 nm) on the power consumption at the chip-level logic circuit implementation has also been investigated. The adopted memristor-based design significantly improves the performance of various logic designs, which makes it area and power efficient and enables a major breakthrough in designing various low-power, low-cost, ultrafast, and compact circuits. IEEEen_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectCMOS technologyen_US
dc.subjectCombinational logic circuitsen_US
dc.subjectcomplementary metal–oxide–semiconductor (CMOS)en_US
dc.subjectIntegrated circuit modelingen_US
dc.subjectLogic circuitsen_US
dc.subjectlogic gatesen_US
dc.subjectLogic gatesen_US
dc.subjectMathematical modelsen_US
dc.subjectmemristoren_US
dc.subjectMemristorsen_US
dc.subjectpower efficienten_US
dc.subjectTransistorsen_US
dc.titleMemristor-Inspired Digital Logic Circuits and Comparison With 90-/180-nm CMOS Technologiesen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: