Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/12607
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Deshpande, Aakash Ashutosh | en_US |
dc.contributor.author | Semwal, Sandeep | en_US |
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2023-12-14T12:37:51Z | - |
dc.date.available | 2023-12-14T12:37:51Z | - |
dc.date.issued | 2023 | - |
dc.identifier.citation | Deshpande, A. A., Semwal, S., Raskin, J.-P., & Kranti, A. (2023). Insights Into Parasitic Capacitance and Reconfigurable FET Architecture for Enhancing Analog/RF Metrics. IEEE Transactions on Electron Devices. Scopus. https://doi.org/10.1109/TED.2023.3310943 | en_US |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.other | EID(2-s2.0-85171575243) | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2023.3310943 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/12607 | - |
dc.description.abstract | Through an insightful analysis of different architectures of reconfigurable field-effect transistor (FET) (RFET), the work showcases its potential to achieve improved voltage gain (AV), cutoff frequency (fT), and gain-bandwidth product (AV × fT) at low current levels. The extraction of parasitic components reveals lower total parasitic capacitance (Cparasitic) in RFET as compared to a double gate (DG) MOSFET for the same total length (LT) despite a greater number of gates. While a twin-gate RFET architecture is more suitable for high-gain applications, a three-gate RFET topology is more favorable for larger bandwidth. The flexibility to optimize control gate (CG) length (LCG), ungated length (LUG), and polarity gate (PG) length (LPG) for the same LT can be best utilized through a three-gate RFET with LCG/LT≥0.4 and LUG/LT = 0.1 to attain high values of both fT and AV as compared to MOSFET. Results provide new viewpoints for optimizing analog/RF metrics at low current levels through twin-gate and three-gate RFETs. © 1963-2012 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Electron Devices | en_US |
dc.subject | Analog/RF | en_US |
dc.subject | bandwidth | en_US |
dc.subject | gain | en_US |
dc.subject | MOSFET | en_US |
dc.subject | parasitic capacitance | en_US |
dc.subject | reconfigurable transistor | en_US |
dc.title | Insights Into Parasitic Capacitance and Reconfigurable FET Architecture for Enhancing Analog/RF Metrics | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: