Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/13018
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaurasia, Rahulen_US
dc.contributor.authorReddy Asireddy, Abhinaven_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2024-01-09T06:33:11Z-
dc.date.available2024-01-09T06:33:11Z-
dc.date.issued2023-
dc.identifier.citationChaurasia, R., Reddy Asireddy, A., & Sengupta, A. (2023). Fault Secured JPEG-Codec Hardware Accelerator with Piracy Detective Control using Secure Fingerprint Template. Proceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFT. Scopus. https://doi.org/10.1109/DFT59622.2023.10313536en_US
dc.identifier.isbn979-8350315004-
dc.identifier.issn2576-1501-
dc.identifier.otherEID(2-s2.0-85178995755)-
dc.identifier.urihttps://doi.org/10.1109/DFT59622.2023.10313536-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/13018-
dc.description.abstractThis paper presents a novel methodology to design fault secured JPEG-compression-decompression (codec) hardware accelerator with piracy detective control using secure fingerprint template of intellectual property (IP) vendor. In the proposed approach, firstly, the fault secured schedule for JPEG-codec design is generated from its behavioral description. Subsequently, in order to enable detective control against piracy, secure digital template corresponding to fingerprint biometric of IP vendor is generated and implanted into the design. In order to do so, firstly, fingerprint features are transformed based on IP vendor specified key-set. Subsequently, the generated secure fingerprint template in the form of encoded hardware security constraints is implanted into the design during behavioral/ high-level synthesis phase of integrated circuit (IC) design. The implanted hardware security constraints thereby ensure the seamless detection and isolation of fake/pirated design versions during piracy detection process, before their conjunction into system on chip (SoC) of electronic systems. The proposed approach achieves the following: i) fault secured hardware accelerator for JPEG-codec with integrated piracy detective control at negligible design cost overhead ii) higher resiliency against tampering attack and iii) lower probability of coincidence (indicating definitive proof of ownership for genuine IP vendor). © 2023 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceProceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFTen_US
dc.subjectfaulten_US
dc.subjectfingerprinten_US
dc.subjectIP piracyen_US
dc.subjectSecure hardwareen_US
dc.titleFault Secured JPEG-Codec Hardware Accelerator with Piracy Detective Control using Secure Fingerprint Templateen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: