Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/13043
Title: Energy Effcient and Reliable Embedded Nanoscale SRAM Design
Authors: Vishvakarma, Santosh Kumar
Issue Date: 2023
Publisher: CRC Press
Citation: Reniwal, B. S., Singh, P., Shah, A. P., & Vishvakarma, S. K. (2023). Energy Effcient and Reliable Embedded Nanoscale SRAM Design. CRC Press
Scopus. https://doi.org/10.1201/9781003213451
Abstract: This reference text covers a wide spectrum for designing robust embedded memory and peripheral circuitry. It will serve as a useful text for senior undergraduate and graduate students and professionals in areas including electronics and communications engineering, electrical engineering, mechanical engineering, and aerospace engineering. Discusses low-power design methodologies for static random-access memory (SRAM) Covers radiation-hardened SRAM design for aerospace applications Focuses on various reliability issues that are faced by submicron technologies Exhibits more stable memory topologies Nanoscale technologies unveiled significant challenges to the design of energy- efficient and reliable SRAMs. This reference text investigates the impact of process variation, leakage, aging, soft errors and related reliability issues in embedded memory and periphery circuitry. The text adopts a unique way to explain the SRAM bitcell, array design, and analysis of its design parameters to meet the sub-nano-regime challenges for complementary metal-oxide semiconductor devices. It comprehensively covers low- power-design methodologies for SRAM, exhibits more stable memory topologies, and radiation-hardened SRAM design for aerospace applications. Every chapter includes a glossary, highlights, a question bank, and problems. The text will serve as a useful text for senior undergraduate students, graduate students, and professionals in areas including electronics and communications engineering, electrical engineering, mechanical engineering, and aerospace engineering. Discussing comprehensive studies of variability-induced failure mechanism in sense amplifiers and power, delay, and read yield trade-offs, this reference text will serve as a useful text for senior undergraduate, graduate students, and professionals in areas including electronics and communications engineering, electrical engineering, mechanical engineering, and aerospace engineering. It covers the development of robust SRAMs, well suited for low-power multi-core processors for wireless sensors node, battery-operated portable devices, personal health care assistants, and smart Internet of Things applications. © 2023 Bhupendra Singh Reniwal, Pooran Singh, Ambika Prasad Shah and Santosh Kumar Vishvakarma.
URI: https://doi.org/10.1201/9781003213451
https://dspace.iiti.ac.in/handle/123456789/13043
ISBN: 9781000985139
9781032081595
Type of Material: Book
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: