Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/14610
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorAnshul, Adityaen_US
dc.date.accessioned2024-10-08T11:11:34Z-
dc.date.available2024-10-08T11:11:34Z-
dc.date.issued2024-
dc.identifier.citationSengupta, A., & Anshul, A. (2024). A Survey of High Level Synthesis based Hardware (IP) Watermarking Approaches. IEEE Design and Test. Scopus. https://doi.org/10.1109/MDAT.2024.3435056en_US
dc.identifier.issn2168-2356-
dc.identifier.otherEID(2-s2.0-85200219755)-
dc.identifier.urihttps://doi.org/10.1109/MDAT.2024.3435056-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/14610-
dc.description.abstractThe paper presents a novel survey of high level synthesis (HLS) based hardware intellectual property (IP) watermarking approaches. It includes a crisp analytical assessment of all the major HLS watermarking techniques employed for reusable IP cores. The paper starts off with a quintessential background on hardware watermarking, followed by the vital properties of a strong watermark. It seamlessly progresses into the discussion on the pivotal phases of HLS hardware watermarking including highlights on watermark insertion sites and its verification/validation process. The paper also encompasses the taxonomy of major diverse HLS watermarking techniques, published in the community, followed by a detailed presentation of the hardware watermarking approaches in terms of their design flow, advantages and limitations. Moreover, a qualitative and quantitative analysis of different HLS watermarking techniques assessed in terms of security (tamper tolerance, probability of coincidence, and attacker&#x2019en_US
dc.description.abstracts effort) and watermarking design overhead, is also presented. Finally, the paper concludes by also providing the pointers on future directions in the field of hardware watermarking. IEEEen_US
dc.language.isoenen_US
dc.publisherIEEE Computer Societyen_US
dc.sourceIEEE Design and Testen_US
dc.subjectCodesen_US
dc.subjectDynamic schedulingen_US
dc.subjectHardwareen_US
dc.subjectIP networksen_US
dc.subjectResource managementen_US
dc.subjectSecurityen_US
dc.subjectWatermarkingen_US
dc.titleA Survey of High Level Synthesis based Hardware (IP) Watermarking Approachesen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: