Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/14610
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sengupta, Anirban | en_US |
dc.contributor.author | Anshul, Aditya | en_US |
dc.date.accessioned | 2024-10-08T11:11:34Z | - |
dc.date.available | 2024-10-08T11:11:34Z | - |
dc.date.issued | 2024 | - |
dc.identifier.citation | Sengupta, A., & Anshul, A. (2024). A Survey of High Level Synthesis based Hardware (IP) Watermarking Approaches. IEEE Design and Test. Scopus. https://doi.org/10.1109/MDAT.2024.3435056 | en_US |
dc.identifier.issn | 2168-2356 | - |
dc.identifier.other | EID(2-s2.0-85200219755) | - |
dc.identifier.uri | https://doi.org/10.1109/MDAT.2024.3435056 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/14610 | - |
dc.description.abstract | The paper presents a novel survey of high level synthesis (HLS) based hardware intellectual property (IP) watermarking approaches. It includes a crisp analytical assessment of all the major HLS watermarking techniques employed for reusable IP cores. The paper starts off with a quintessential background on hardware watermarking, followed by the vital properties of a strong watermark. It seamlessly progresses into the discussion on the pivotal phases of HLS hardware watermarking including highlights on watermark insertion sites and its verification/validation process. The paper also encompasses the taxonomy of major diverse HLS watermarking techniques, published in the community, followed by a detailed presentation of the hardware watermarking approaches in terms of their design flow, advantages and limitations. Moreover, a qualitative and quantitative analysis of different HLS watermarking techniques assessed in terms of security (tamper tolerance, probability of coincidence, and attacker’ | en_US |
dc.description.abstract | s effort) and watermarking design overhead, is also presented. Finally, the paper concludes by also providing the pointers on future directions in the field of hardware watermarking. IEEE | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE Computer Society | en_US |
dc.source | IEEE Design and Test | en_US |
dc.subject | Codes | en_US |
dc.subject | Dynamic scheduling | en_US |
dc.subject | Hardware | en_US |
dc.subject | IP networks | en_US |
dc.subject | Resource management | en_US |
dc.subject | Security | en_US |
dc.subject | Watermarking | en_US |
dc.title | A Survey of High Level Synthesis based Hardware (IP) Watermarking Approaches | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: