Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/15910
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaurasia, Rahulen_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2025-04-22T17:45:32Z-
dc.date.available2025-04-22T17:45:32Z-
dc.date.issued2024-
dc.identifier.citationChaurasia, R., & Sengupta, A. (2024a). Secure Accelerated Computing: High-Level Synthesis Based Hardware Accelerator Design for CNN Applications. Proceedings - 10th IEEE International Symposium on Smart Electronic Systems, ISES 2024. https://doi.org/10.1109/iSES63344.2024.00034en_US
dc.identifier.otherEID(2-s2.0-105002631741)-
dc.identifier.urihttps://doi.org/10.1109/iSES63344.2024.00086-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/15910-
dc.description.abstractReliable and low-cost hardware accelerator design and its security countermeasures are crucial to safeguard not only the end consumer but also the intellectual property (IP) vendor and system-on-chip (SoC) integrator. The reusable hardware accelerator-based design paradigm has become popular for its usage in several consumer electronics (CE) and computing systems. This is because the usage of hardware accelerators enables higher performance and efficacy by accelerating the underlying computationally-intensive application frameworks. In the proposed work, secure hardware accelerators for digital signal processing (DSP), multimedia and machine learning frameworks are designed (at zero design overhead) during high-level synthesis (HLS) as it offers lesser design complexity than lower levels of chip design. Further, HLS facilitates to integration of modules for design space exploration and integrating multi-layer security. The proposed methodologies offer the following: (a) hardware accelerator design for various computationally intensive application frameworks (b) negligible design cost overhead (c) seamless detective control against counterfeiting (d) higher tamper tolerance (e) low probability of false positive (f) higher strength of obfuscation to thwart reverse engineering attack. © 2024 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceProceedings - 10th IEEE International Symposium on Smart Electronic Systems, iSES 2024en_US
dc.subjectHardware designen_US
dc.subjectHLSen_US
dc.subjectsecurityen_US
dc.titleSecureHD: Designing Low-Cost Reliable and Security Aware Hardware Accelerators During High-Level Synthesis for Computationally Intensive Application Frameworksen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: