Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/16975
Title: Towards Improving Performance Metrics of Minority Majority Inverter Graph (mMIG) Circuits
Authors: Shende, Mrunal Kewalram
Mazumdar, Bodhisatwa
Keywords: Associativity;Critical Path;Inverter;Majority;Minority;Relevance;Computer Circuits;Critical Path Analysis;Electric Inverters;Logic Synthesis;Majority Logic;Structural Optimization;% Reductions;Associativity;Critical Delays;Critical Paths;Improving Performance;Inverter;Majority;Minority;Re Convergences;Relevance;Delay Circuits
Issue Date: 2025
Publisher: IEEE Computer Society
Citation: Shende, M. K., & Mazumdar, B. (2025). Towards Improving Performance Metrics of Minority Majority Inverter Graph (mMIG) Circuits. Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI. https://doi.org/10.1109/ISVLSI65124.2025.11130349
Abstract: In post-CMOS technology era, emerging data structures for logic synthesis and technology mapping have gained importance to support efficient design automation. Majority-Inverter Graph (MIG) comprise a homogeneous structure of majority and inverter nodes and has recently emerged as a prominent logic representation structure for logic synthesis and optimization. Minority-majority-inverter graph (mMIG), which comprises of majority, minority and inverter node, shows a promise in optimizing inverter count, power, and the critical delay. In this work, we improve the existing mMIG framework by refining and introducing optimized transformation rules including associativity, distributivity, swapping reconvergence, swapping non-reconvergence, relevance, and substitution for circuits with minority nodes. With mMIG-based implementations of Addition-Rotation-XOR (ARX) boxes, namely MARX-2 and SPECKEY, along with ISCAS-85 multiplier and adder circuits, we demonstrate the reduction in number of gates, inverter count, power usage, and critical delay when compared to MIG and AND-OR-inverter graph (AOIG) synthesized circuits. Our results demonstrate circuits based on mMIG achieve upto 30 to 40% reduction in gate count, in some cases the complete elimination of inverters, 20% on-chip power savings, and around 10% delay optimization over MIG and AOIG synthesis in certain typical circuits. © 2025 Elsevier B.V., All rights reserved.
URI: https://dx.doi.org/10.1109/ISVLSI65124.2025.11130349
https://dspace.iiti.ac.in:8080/jspui/handle/123456789/16975
ISBN: 9781728157757
9781479987184
9781665439466
9781467390385
0769514863
9781538670996
9781479913312
9798350327694
9798350354119
9781479937639
ISSN: 21593477
21593469
Type of Material: Conference Paper
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: