Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/4540
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sengupta, Anirban | en_US |
dc.contributor.author | Roy, Dipanjan | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:34:47Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:34:47Z | - |
dc.date.issued | 2019 | - |
dc.identifier.citation | Sengupta, A., & Roy, D. (2019). Low cost dual-phase watermark for protecting CE devices in IoT framework doi:10.1007/978-3-030-02807-7_2 | en_US |
dc.identifier.issn | 2199-1073 | - |
dc.identifier.other | EID(2-s2.0-85058953441) | - |
dc.identifier.uri | https://doi.org/10.1007/978-3-030-02807-7_2 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/4540 | - |
dc.description.abstract | Intellectual property (IP) core providers are increasingly aware of the need to protect their investment from either counterfeit/forgery or illegal ownership. This chapter presents a novel low cost dual phase watermarking methodology during high level synthesis (HLS) for IP core protection of vendor. Robust vendor signature is embedded in two subsequent phases of high level synthesis to form an integrated watermark. We present a dual-phase watermarking methodology that embeds a multi-variable double phase watermarking during high level synthesis for application specific IPs (application specific integrated circuits) that incurs zero delay and register overhead as well as minimal hardware overhead. The dual-phase watermarking approach yields average reduction of embedding cost of 6% (which includes average area reduction of 7% and average latency reduction of 4%) when compared to two recent HLS based watermarking approaches for application specific IPs. Additionally, the approach also achieves stronger proof of authorship compared to two recent HLS based watermarking approaches. © Springer Nature Switzerland AG 2019. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Springer International Publishing | en_US |
dc.source | Internet of Things | en_US |
dc.subject | Costs | en_US |
dc.subject | Delay circuits | en_US |
dc.subject | Internet of things | en_US |
dc.subject | Investments | en_US |
dc.subject | Watermarking | en_US |
dc.subject | Application specific | en_US |
dc.subject | Area reduction | en_US |
dc.subject | Dual phase | en_US |
dc.subject | Hardware overheads | en_US |
dc.subject | Latency reduction | en_US |
dc.subject | Low costs | en_US |
dc.subject | Multi variables | en_US |
dc.subject | Zero delay | en_US |
dc.subject | High level synthesis | en_US |
dc.title | Low cost dual-phase watermark for protecting CE devices in IoT framework | en_US |
dc.type | Book Chapter | en_US |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: