Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4540
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorRoy, Dipanjanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:34:47Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:34:47Z-
dc.date.issued2019-
dc.identifier.citationSengupta, A., & Roy, D. (2019). Low cost dual-phase watermark for protecting CE devices in IoT framework doi:10.1007/978-3-030-02807-7_2en_US
dc.identifier.issn2199-1073-
dc.identifier.otherEID(2-s2.0-85058953441)-
dc.identifier.urihttps://doi.org/10.1007/978-3-030-02807-7_2-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4540-
dc.description.abstractIntellectual property (IP) core providers are increasingly aware of the need to protect their investment from either counterfeit/forgery or illegal ownership. This chapter presents a novel low cost dual phase watermarking methodology during high level synthesis (HLS) for IP core protection of vendor. Robust vendor signature is embedded in two subsequent phases of high level synthesis to form an integrated watermark. We present a dual-phase watermarking methodology that embeds a multi-variable double phase watermarking during high level synthesis for application specific IPs (application specific integrated circuits) that incurs zero delay and register overhead as well as minimal hardware overhead. The dual-phase watermarking approach yields average reduction of embedding cost of 6% (which includes average area reduction of 7% and average latency reduction of 4%) when compared to two recent HLS based watermarking approaches for application specific IPs. Additionally, the approach also achieves stronger proof of authorship compared to two recent HLS based watermarking approaches. © Springer Nature Switzerland AG 2019.en_US
dc.language.isoenen_US
dc.publisherSpringer International Publishingen_US
dc.sourceInternet of Thingsen_US
dc.subjectCostsen_US
dc.subjectDelay circuitsen_US
dc.subjectInternet of thingsen_US
dc.subjectInvestmentsen_US
dc.subjectWatermarkingen_US
dc.subjectApplication specificen_US
dc.subjectArea reductionen_US
dc.subjectDual phaseen_US
dc.subjectHardware overheadsen_US
dc.subjectLatency reductionen_US
dc.subjectLow costsen_US
dc.subjectMulti variablesen_US
dc.subjectZero delayen_US
dc.subjectHigh level synthesisen_US
dc.titleLow cost dual-phase watermark for protecting CE devices in IoT frameworken_US
dc.typeBook Chapteren_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: