Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4555
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:34:49Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:34:49Z-
dc.date.issued2015-
dc.identifier.citationSengupta, A. (2015). Design flow from algorithm to RTL using evolutionary exploration approach. Application of evolutionary algorithms for multi-objective optimization in VLSI and embedded systems (pp. 113-124) doi:10.1007/978-81-322-1958-3_7en_US
dc.identifier.isbn9788132219583; 9788132219576-
dc.identifier.otherEID(2-s2.0-84943228465)-
dc.identifier.urihttps://doi.org/10.1007/978-81-322-1958-3_7-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4555-
dc.description.abstractThe design of modern Very Large Scale Integration (VLSI) devices from a higher abstraction level (algorithmic level) yields much greater productivity compared to designing at lower abstraction levels. However, designing from higher abstraction level (achieved through a process called high-level synthesis) signifies lack of lower-level details during parametric evaluation of alternative architectural choices. Therefore, an ideal solution is to perform meet-in-the middle methodology to reinforce the advantages of both top-down (from algorithmic level) and bottomup design approaches. This chapter presents a formal design flow from algorithmic level to register transfer level using evolutionary approach as an exploration framework for hardware accelerators. The design process presented using evolutionary techniques is capable of directly converting an application (specified through a control data flow graph) from algorithmic level to its circuit structure at register transfer level. © 2015, Springer India. All rights reserved.en_US
dc.language.isoenen_US
dc.publisherSpringer Indiaen_US
dc.sourceApplication of Evolutionary Algorithms for Multi-Objective Optimization in VLSI and Embedded Systemsen_US
dc.subjectAbstractingen_US
dc.subjectData flow analysisen_US
dc.subjectData flow graphsen_US
dc.subjectEvolutionary algorithmsen_US
dc.subjectFlow graphsen_US
dc.subjectHardwareen_US
dc.subjectHigh level synthesisen_US
dc.subjectVLSI circuitsen_US
dc.subjectAlgorithmic levelsen_US
dc.subjectControl data flow graphsen_US
dc.subjectEvolutionary approachen_US
dc.subjectEvolutionary explorationen_US
dc.subjectEvolutionary techniquesen_US
dc.subjectHardware acceleratorsen_US
dc.subjectMeet-in-the-middleen_US
dc.subjectRegister transfer levelen_US
dc.subjectDesignen_US
dc.titleDesign flow from algorithm to RTL using evolutionary exploration approachen_US
dc.typeBook Chapteren_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: