Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4593
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorRathor, Mahendraen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:34:55Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:34:55Z-
dc.date.issued2019-
dc.identifier.citationSengupta, A., & Rathor, M. (2019). Improved delay estimation model for loop based DSP cores. Paper presented at the 2019 IEEE International Conference on Consumer Electronics, ICCE 2019, doi:10.1109/ICCE.2019.8661939en_US
dc.identifier.isbn9781538679104-
dc.identifier.otherEID(2-s2.0-85063794164)-
dc.identifier.urihttps://doi.org/10.1109/ICCE.2019.8661939-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4593-
dc.description.abstractSchedule delay or latency of a control data flow graph (CDFG) is determined during scheduling in design space exploration (DSE) process of high level synthesis (HLS). Estimated delay must be accurate enough otherwise it may mislead the DSE to reach non-optimal solution (violating user constraints). Typically latency of a loop based DSP core is calculated using an approximate delay model by unrolling the loop with different values of loop unrolling factor (UF). However there are limitations in existing delay model due to which latency determined is less accurate than commercial HLS tools such as Vivado HLS. This barrier between existing delay model used during DSE in HLS and Vivado HLS tool has been solved by proposing an improved (accurate) delay estimation model in this paper. This model can be used in conjunction with any commercial HLS tool in case of performing DSE of DSP cores. In this paper we achieve this by evaluating the latency of Vivado HLS tool after synthesizing high level description (C, C++ or system C) of same loop based design by imposing resource constraints and UF as optimization directives. Results indicate that the proposed delay model is able to calculate delay with same accuracy as a commercial HLS tool, which thus enables this model to be integrated seamlessly with any DSE approach during low cost architecture exploration of a loop based DSP core. © 2019 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.source2019 IEEE International Conference on Consumer Electronics, ICCE 2019en_US
dc.subjectCostsen_US
dc.subjectData flow graphsen_US
dc.subjectDigital signal processingen_US
dc.subjectGraphic methodsen_US
dc.subjectHigh level synthesisen_US
dc.subjectSystems analysisen_US
dc.subjectArchitecture explorationen_US
dc.subjectControl data flow graphsen_US
dc.subjectDelay estimationen_US
dc.subjectDesign space explorationen_US
dc.subjectHigh level descriptionen_US
dc.subjectOptimal solutionsen_US
dc.subjectResource Constrainten_US
dc.subjectUser constraintsen_US
dc.subjectData flow analysisen_US
dc.titleImproved Delay Estimation Model for Loop based DSP coresen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: