Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4606
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorGupta, Gargien_US
dc.contributor.authorJalan, Harshiten_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:34:57Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:34:57Z-
dc.date.issued2019-
dc.identifier.citationSengupta, A., Gupta, G., & Jalan, H. (2019). Hardware steganography for IP core protection of fault secured DSP cores. Paper presented at the IEEE International Conference on Consumer Electronics - Berlin, ICCE-Berlin, , 2019-January 97-102. doi:10.1109/ICCE-Berlin47944.2019.9127237en_US
dc.identifier.issn2166-6814-
dc.identifier.otherEID(2-s2.0-85089915055)-
dc.identifier.urihttps://doi.org/10.1109/ICCE-Berlin47944.2019.9127237-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4606-
dc.description.abstractSecurity of transient fault secured IP cores against piracy, false claim of ownership can be achieved during high level synthesis, especially when handling DSP or multimedia cores. Though watermarking that involves implanting a vendor defined signature onto the design can be useful, however research has shown its limitations such as less designer control, high overhead due to extreme dependency on signature size, combination and encoding rule. This paper proposes an alternative paradigm called 'hardware steganography' where hidden additional designer's constraints are implanted in a fault secured IP core using entropy thresholding. In proposed hardware steganography, concealed information in the form of additional edges having a specific entropy value is embedded in the colored interval graph (CIG). This is a signature free approach and ensures high designer control (more robustness and stronger proof of authorship) as well as lower overhead than watermarking schemes used for DSP based IP cores. © 2019 IEEE.en_US
dc.language.isoenen_US
dc.publisherIEEE Computer Societyen_US
dc.sourceIEEE International Conference on Consumer Electronics - Berlin, ICCE-Berlinen_US
dc.subjectDigital signal processingen_US
dc.subjectEntropyen_US
dc.subjectHardware securityen_US
dc.subjectHigh level synthesisen_US
dc.subjectSteganographyen_US
dc.subjectDSP-baseden_US
dc.subjectEncoding rulesen_US
dc.subjectInterval graphen_US
dc.subjectMultimedia coreen_US
dc.subjectSpecific entropyen_US
dc.subjectThresholdingen_US
dc.subjectTransient faultsen_US
dc.subjectWatermarking schemesen_US
dc.subjectIntellectual property coreen_US
dc.titleHardware Steganography for IP Core Protection of Fault Secured DSP Coresen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: