Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4624
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorKachave, Deepaken_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:35:00Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:35:00Z-
dc.date.issued2018-
dc.identifier.citationSengupta, A., & Kachave, D. (2018). Integrating compiler driven transformation and simulated annealing based floorplan for optimized transient fault tolerant DSP cores. Paper presented at the Proceedings - 2018 IEEE 4th International Symposium on Smart Electronic Systems, iSES 2018, 17-20. doi:10.1109/iSES.2018.00014en_US
dc.identifier.isbn9781538691724-
dc.identifier.otherEID(2-s2.0-85067131222)-
dc.identifier.urihttps://doi.org/10.1109/iSES.2018.00014-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4624-
dc.description.abstractReliability of electronic devices in sub-nanometer technology scale has become a major concern. However, demand for battery operated low power, high performance devices necessitates technology scaling. To meet these contradictory design goals optimization and reliability must be performed simultaneously. This paper proposes by integrating compiler driven transformation and simulated annealing based optimization process for generating optimized low cost transient fault tolerant DSP core. The case study on FIR filter shows improved performance (in terms of reduced area and delay) of proposed approach in comparison to state-of-art transient fault tolerant approach. © 2018 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceProceedings - 2018 IEEE 4th International Symposium on Smart Electronic Systems, iSES 2018en_US
dc.subjectDigital signal processingen_US
dc.subjectFIR filtersen_US
dc.subjectProgram compilersen_US
dc.subjectSimulated annealingen_US
dc.subjectDesign goalen_US
dc.subjectElectronic deviceen_US
dc.subjectFloorplansen_US
dc.subjectHigh performance devicesen_US
dc.subjectLow Poweren_US
dc.subjectSub nanometersen_US
dc.subjectTechnology scalingen_US
dc.subjectTransient faultsen_US
dc.subjectFault toleranceen_US
dc.titleIntegrating compiler driven transformation and simulated annealing based floorplan for optimized transient fault tolerant DSP coresen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: