Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4746
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorMishra, Vipul Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:35:21Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:35:21Z-
dc.date.issued2013-
dc.identifier.citationSengupta, A., & Mishra, V. K. (2013). D-logic exploration: Rapid search of pareto fronts during architectural synthesis of custom processors. Paper presented at the Proceedings of the 2013 International Conference on Advances in Computing, Communications and Informatics, ICACCI 2013, 586-593. doi:10.1109/ICACCI.2013.6637238en_US
dc.identifier.isbn9781467362153-
dc.identifier.otherEID(2-s2.0-84891939219)-
dc.identifier.urihttps://doi.org/10.1109/ICACCI.2013.6637238-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4746-
dc.description.abstractSearching for a superior architecture in the design space of data paths during architectural synthesis of application specific (custom) processors is not a trivial task. This requires simultaneously resolving multiple conflicting design objectives as well as efficient management of orthogonal issues such as exploration speed and quality of result. This paper introduces a novel methodology using Dominance criterion (D-logic) to efficiently combat the problem of design space exploration (DSE) of functional resources during architectural synthesis. Novel D-logic models for power, area and execution time parameters have been proposed in this paper that deterministically resolves the orthogonal issues encountered during DSE, thereby resulting into a set of non-dominated Pareto fronts. Finally the optimal point from the Pareto fronts is selected based on the final user objective. The proposed method is several orders of magnitude faster and superior in terms of searching Pareto fronts and indentifying an optimal solution than most of the current stochastic techniques employed for DSE in architectural synthesis. This has been confirmed through the results obtained after comparison with a recent genetic based DSE technique where average improvement in quality of results (QoR) achieved is > 9 % (in terms of power and execution time) and average reduction in exploration time is > 90 %. © 2013 IEEE.en_US
dc.language.isoenen_US
dc.sourceProceedings of the 2013 International Conference on Advances in Computing, Communications and Informatics, ICACCI 2013en_US
dc.subjectApplication specificen_US
dc.subjectArchitectural synthesisen_US
dc.subjectD-logicen_US
dc.subjectDesign space explorationen_US
dc.subjectEfficient managementsen_US
dc.subjectMulti-parametric optimizationsen_US
dc.subjectRapid designen_US
dc.subjectStochastic techniquesen_US
dc.subjectComputer architectureen_US
dc.subjectElectric network parametersen_US
dc.subjectInformation scienceen_US
dc.subjectNatural resources explorationen_US
dc.subjectPareto principleen_US
dc.subjectArchitectural designen_US
dc.titleD-logic exploration: Rapid search of Pareto fronts during architectural synthesis of custom processorsen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: