Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4888
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorRathor, Mahendraen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:35:54Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:35:54Z-
dc.date.issued2019-
dc.identifier.citationSengupta, A., & Rathor, M. (2019). IP core steganography for protecting DSP kernels used in CE systems. IEEE Transactions on Consumer Electronics, 65(4), 506-515. doi:10.1109/TCE.2019.2944882en_US
dc.identifier.issn0098-3063-
dc.identifier.otherEID(2-s2.0-85072980971)-
dc.identifier.urihttps://doi.org/10.1109/TCE.2019.2944882-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4888-
dc.description.abstractIntellectual Property (IP) core protection of Digital Signal Processing (DSP) kernels is an important subject of research for Consumer Electronics (CE) systems. An IP core may be prone to piracy, forgery and counterfeiting. The need of the hour is developing effective technique that is robust and incurs low overhead to detect IP core infringement. This paper presents a novel 'IP core steganography' methodology for DSP kernels that is capable of detecting IP piracy. The proposed methodology is capable of implanting concealed information into the existing IP core design of DSP datapath without using any external signature, to reflect the IP core ownership. The presented 'IP core steganography' methodology is non-intuitive in nature indicating that the intended secret information does not attract attention to itself from an adversary's perspective. The implanted information incurs almost no design overhead and yields lower design cost than signature-based IP core protection techniques. Further, in the presented approach the amount of concealed information embedded is fully designer controlled through a 'thresholding' parameter, unlike signature-based techniques where signature pattern impacts the robustness and overhead. Results of proposed approach yielded lower cost and stronger proof of authorship compared to a signature-based approach. © 2019 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Consumer Electronicsen_US
dc.subjectConsumer protectionen_US
dc.subjectCrimeen_US
dc.subjectIntellectual property coreen_US
dc.subjectSteganographyen_US
dc.subjectDesign costsen_US
dc.subjectDigital signal processing (DSP)en_US
dc.subjectLow overheaden_US
dc.subjectProtection techniquesen_US
dc.subjectSecret informationen_US
dc.subjectSignature-based approachen_US
dc.subjectthresholden_US
dc.subjectThresholdingen_US
dc.subjectDigital signal processingen_US
dc.titleIP Core Steganography for Protecting DSP Kernels Used in CE Systemsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: