Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4916
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRathor, Mahendraen_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:02Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:02Z-
dc.date.issued2019-
dc.identifier.citationRathor, M., & Sengupta, A. (2019). Robust logic locking for securing reusable DSP cores. IEEE Access, 7, 120052-120064. doi:10.1109/ACCESS.2019.2936401en_US
dc.identifier.issn2169-3536-
dc.identifier.otherEID(2-s2.0-85097438736)-
dc.identifier.urihttps://doi.org/10.1109/ACCESS.2019.2936401-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4916-
dc.description.abstractA System on Chip (SoC) used in Consumer Electronics (CE) systems integrates a number of reusable Intellectual Property (IP) cores from digital signal processing (DSP), multimedia etc. However, these DSP based IP cores are susceptible to various hardware threats such as piracy, Trojan insertion, overbuilding and reverse engineering. Thus, security of DSP cores is very crucial. An IP core can be secured against aforementioned hardware threats by employing logic locking based security mechanisms. This paper presents a novel robust logic locking using hybrid locking cells for securing DSP cores. The proposed logic locking is based on a novel advanced encryption standard (AES) based reconfigurable hybrid locking cell architecture that ensures strong security against key sensitization, removal and SAT attacks. The strength of the proposed approach has been assessed in terms of probability of obtaining correct key of a locked design in exhaustive trials. Results of proposed work on DSP cores yielded higher logic locking strength and lower design overhead compared to recent prior works. © 2013 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Accessen_US
dc.subjectComputer circuitsen_US
dc.subjectCryptographyen_US
dc.subjectData privacyen_US
dc.subjectIntellectual property coreen_US
dc.subjectInternet protocolsen_US
dc.subjectLocks (fasteners)en_US
dc.subjectMalwareen_US
dc.subjectProgrammable logic controllersen_US
dc.subjectReconfigurable architecturesen_US
dc.subjectReverse engineeringen_US
dc.subjectSystem-on-chipen_US
dc.subjectAdvanced Encryption Standarden_US
dc.subjectCell architecturesen_US
dc.subjectDigital signal processing (DSP)en_US
dc.subjectDSP-baseden_US
dc.subjectReconfigurableen_US
dc.subjectSecurity mechanismen_US
dc.subjectStrong securitiesen_US
dc.subjectSystem on chips (SoC)en_US
dc.subjectDigital signal processingen_US
dc.titleRobust Logic locking for Securing Reusable DSP Coresen_US
dc.typeJournal Articleen_US
dc.rights.licenseAll Open Access, Gold-
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: