Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4933
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKachave, Deepaken_US
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorNeema, Shubhaen_US
dc.contributor.authorHarsha, Panugothu Srien_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:06Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:06Z-
dc.date.issued2018-
dc.identifier.citationKachave, D., Sengupta, A., Neema, S., & Harsha, P. S. (2018). Effect of NBTI stress on DSP cores used in CE devices: Threat model and performance estimation. IET Computers and Digital Techniques, 12(6), 268-278. doi:10.1049/iet-cdt.2018.5081en_US
dc.identifier.issn1751-8601-
dc.identifier.otherEID(2-s2.0-85055575514)-
dc.identifier.urihttps://doi.org/10.1049/iet-cdt.2018.5081-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4933-
dc.description.abstractDevice aging is a critical failure mechanism in nanoscale designs. Prolonged device degradation may result in failure. Delay degradation of a design depends on various factors such as threshold voltage, temperature, input vector pattern and so on. An attacker who is aware of this phenomenon may exploit by accelerating the performance degradation mechanism. This study proposes a novel reliability and threat analysis of negative bias temperature instability (NBTI) stress on digital signal processing (DSP) cores. The main contributions of this study are as follows: (a) identifying input vectors that cause maximum degradation of DSP cores due to NBTI stress, (b) analysing impact of NBTI stress for varying stress time on DSP core in terms of delay degradation and (c) analysing performance comparison of stress versus no-stress condition for various input vector samples. © The Institution of Engineering and Technology 2018.en_US
dc.language.isoenen_US
dc.publisherInstitution of Engineering and Technologyen_US
dc.sourceIET Computers and Digital Techniquesen_US
dc.subjectDegradationen_US
dc.subjectFailure (mechanical)en_US
dc.subjectNegative bias temperature instabilityen_US
dc.subjectReliability analysisen_US
dc.subjectThermodynamic stabilityen_US
dc.subjectThreshold voltageen_US
dc.subjectCritical failuresen_US
dc.subjectDevice degradationen_US
dc.subjectDigital signal processing (DSP)en_US
dc.subjectNano-scale designen_US
dc.subjectNegative bias temperature instability (NBTI)en_US
dc.subjectPerformance comparisonen_US
dc.subjectPerformance degradationen_US
dc.subjectPerformance estimationen_US
dc.subjectDigital signal processingen_US
dc.titleEffect of NBTI stress on DSP cores used in CE devices: Threat model and performance estimationen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: