Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/4933
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kachave, Deepak | en_US |
dc.contributor.author | Sengupta, Anirban | en_US |
dc.contributor.author | Neema, Shubha | en_US |
dc.contributor.author | Harsha, Panugothu Sri | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:36:06Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:36:06Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Kachave, D., Sengupta, A., Neema, S., & Harsha, P. S. (2018). Effect of NBTI stress on DSP cores used in CE devices: Threat model and performance estimation. IET Computers and Digital Techniques, 12(6), 268-278. doi:10.1049/iet-cdt.2018.5081 | en_US |
dc.identifier.issn | 1751-8601 | - |
dc.identifier.other | EID(2-s2.0-85055575514) | - |
dc.identifier.uri | https://doi.org/10.1049/iet-cdt.2018.5081 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/4933 | - |
dc.description.abstract | Device aging is a critical failure mechanism in nanoscale designs. Prolonged device degradation may result in failure. Delay degradation of a design depends on various factors such as threshold voltage, temperature, input vector pattern and so on. An attacker who is aware of this phenomenon may exploit by accelerating the performance degradation mechanism. This study proposes a novel reliability and threat analysis of negative bias temperature instability (NBTI) stress on digital signal processing (DSP) cores. The main contributions of this study are as follows: (a) identifying input vectors that cause maximum degradation of DSP cores due to NBTI stress, (b) analysing impact of NBTI stress for varying stress time on DSP core in terms of delay degradation and (c) analysing performance comparison of stress versus no-stress condition for various input vector samples. © The Institution of Engineering and Technology 2018. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institution of Engineering and Technology | en_US |
dc.source | IET Computers and Digital Techniques | en_US |
dc.subject | Degradation | en_US |
dc.subject | Failure (mechanical) | en_US |
dc.subject | Negative bias temperature instability | en_US |
dc.subject | Reliability analysis | en_US |
dc.subject | Thermodynamic stability | en_US |
dc.subject | Threshold voltage | en_US |
dc.subject | Critical failures | en_US |
dc.subject | Device degradation | en_US |
dc.subject | Digital signal processing (DSP) | en_US |
dc.subject | Nano-scale design | en_US |
dc.subject | Negative bias temperature instability (NBTI) | en_US |
dc.subject | Performance comparison | en_US |
dc.subject | Performance degradation | en_US |
dc.subject | Performance estimation | en_US |
dc.subject | Digital signal processing | en_US |
dc.title | Effect of NBTI stress on DSP cores used in CE devices: Threat model and performance estimation | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: