Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/4954
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sengupta, Anirban | en_US |
dc.contributor.author | Roy, Dipanjan | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:36:12Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:36:12Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Sengupta, A., Roy, D., & Mohanty, S. P. (2018). Triple-phase watermarking for reusable IP core protection during architecture synthesis. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 37(4), 742-755. doi:10.1109/TCAD.2017.2729341 | en_US |
dc.identifier.issn | 0278-0070 | - |
dc.identifier.other | EID(2-s2.0-85028816481) | - |
dc.identifier.uri | https://doi.org/10.1109/TCAD.2017.2729341 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/4954 | - |
dc.description.abstract | Reusable intellectual property (IP) cores used in the consumer electronic devices, representing years of valuable investment, need protection against threats such as piracy and illegal claim of ownership. This paper introduces a novel 7-variable signature encoding driven triple-phase watermarking methodology during high level synthesis (HLS)/architectural synthesis for IP core protection of vendor rights. The proposed approach is extremely robust against external threats as it involves vendor signature comprising of 7-variable combination embedded through three independent phases of HLS. This paper is the first work in the HLS literature that presents a triple-phase watermarking process during HLS compared to single phase watermarking techniques so far. The proposed approach incurs zero delay overhead and minimal hardware overhead while embedding as well as yields average cost reductions of 7.38% and 6.25% compared to two similar approaches. Further, the proposed triple-phase watermark approach achieves a lower Pc value by ∼3.2× 1027 times in magnitude compared to similar approaches. Additionally, the proposed approach is 3.4 ×1043 and 2.8 ×1019 times more tamper tolerant than similar approaches. © 2017 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems | en_US |
dc.subject | Consumer protection | en_US |
dc.subject | Cost reduction | en_US |
dc.subject | Hardware | en_US |
dc.subject | High level synthesis | en_US |
dc.subject | Intellectual property core | en_US |
dc.subject | Investments | en_US |
dc.subject | Watermarking | en_US |
dc.subject | Architecture synthesis | en_US |
dc.subject | Consumer electronic devices | en_US |
dc.subject | Hardware overheads | en_US |
dc.subject | Hardware protection | en_US |
dc.subject | Single phase | en_US |
dc.subject | Triple phase | en_US |
dc.subject | Watermarking algorithms | en_US |
dc.subject | Zero delay | en_US |
dc.subject | Internet protocols | en_US |
dc.title | Triple-phase watermarking for reusable IP core protection during architecture synthesis | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: