Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4954
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.contributor.authorRoy, Dipanjanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:12Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:12Z-
dc.date.issued2018-
dc.identifier.citationSengupta, A., Roy, D., & Mohanty, S. P. (2018). Triple-phase watermarking for reusable IP core protection during architecture synthesis. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 37(4), 742-755. doi:10.1109/TCAD.2017.2729341en_US
dc.identifier.issn0278-0070-
dc.identifier.otherEID(2-s2.0-85028816481)-
dc.identifier.urihttps://doi.org/10.1109/TCAD.2017.2729341-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4954-
dc.description.abstractReusable intellectual property (IP) cores used in the consumer electronic devices, representing years of valuable investment, need protection against threats such as piracy and illegal claim of ownership. This paper introduces a novel 7-variable signature encoding driven triple-phase watermarking methodology during high level synthesis (HLS)/architectural synthesis for IP core protection of vendor rights. The proposed approach is extremely robust against external threats as it involves vendor signature comprising of 7-variable combination embedded through three independent phases of HLS. This paper is the first work in the HLS literature that presents a triple-phase watermarking process during HLS compared to single phase watermarking techniques so far. The proposed approach incurs zero delay overhead and minimal hardware overhead while embedding as well as yields average cost reductions of 7.38% and 6.25% compared to two similar approaches. Further, the proposed triple-phase watermark approach achieves a lower Pc value by ∼3.2× 1027 times in magnitude compared to similar approaches. Additionally, the proposed approach is 3.4 ×1043 and 2.8 ×1019 times more tamper tolerant than similar approaches. © 2017 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systemsen_US
dc.subjectConsumer protectionen_US
dc.subjectCost reductionen_US
dc.subjectHardwareen_US
dc.subjectHigh level synthesisen_US
dc.subjectIntellectual property coreen_US
dc.subjectInvestmentsen_US
dc.subjectWatermarkingen_US
dc.subjectArchitecture synthesisen_US
dc.subjectConsumer electronic devicesen_US
dc.subjectHardware overheadsen_US
dc.subjectHardware protectionen_US
dc.subjectSingle phaseen_US
dc.subjectTriple phaseen_US
dc.subjectWatermarking algorithmsen_US
dc.subjectZero delayen_US
dc.subjectInternet protocolsen_US
dc.titleTriple-phase watermarking for reusable IP core protection during architecture synthesisen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: