Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4983
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRoy, Dipanjanen_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:20Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:20Z-
dc.date.issued2017-
dc.identifier.citationRoy, D., & Sengupta, A. (2017). Low overhead symmetrical protection of reusable IP core using robust fingerprinting and watermarking during high level synthesis. Future Generation Computer Systems, 71, 89-101. doi:10.1016/j.future.2017.01.021en_US
dc.identifier.issn0167-739X-
dc.identifier.otherEID(2-s2.0-85011365872)-
dc.identifier.urihttps://doi.org/10.1016/j.future.2017.01.021-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/4983-
dc.description.abstractIntellectual Property (IP) core used in computing system-on-chip provides a unique blend of yielding enhanced design productivity with reduced design cycle time. However, leveraging benefits of IP core require protection against threats from both seller's and buyer's perspective. This paper proposes a novel symmetrical IP core protection methodology that embeds a buyer fingerprint and seller watermark simultaneously during high level synthesis (HLS). The proposed work leverages major HLS steps to concurrently embed buyer fingerprint signature and seller watermark signature into a reusable IP core design. The proposed signature encoding for fingerprint and watermark is multi-variable in nature offering strong robustness, low embedding cost and low design overhead. Results on standard benchmarks indicated that the proposed symmetrical approach satisfies all the major protection features of a watermark and fingerprint such as strong robustness to both seller & buyer, low overhead, low runtime and low embedding cost. Further on comparison with baseline design (no protection), the proposed approach offers symmetrical protection (both buyer and seller) at less than 1% area overhead and less than 1.1% latency overhead. Additionally on comparison with a recent unsymmetrical approach, the proposed approach offers symmetrical protection (both buyer and seller) at 0% area overhead and less than 1.1% latency overhead. © 2017 Elsevier B.V.en_US
dc.language.isoenen_US
dc.publisherElsevier B.V.en_US
dc.sourceFuture Generation Computer Systemsen_US
dc.subjectIntegrated circuit designen_US
dc.subjectIntellectual property coreen_US
dc.subjectSalesen_US
dc.subjectSystem-on-chipen_US
dc.subjectWatermarkingen_US
dc.subjectBuyeren_US
dc.subjectFingerprinten_US
dc.subjectLow overheaden_US
dc.subjectSelleren_US
dc.subjectSymmetrical protectionen_US
dc.subjectHigh level synthesisen_US
dc.titleLow overhead symmetrical protection of reusable IP core using robust fingerprinting and watermarking during high level synthesisen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: