Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5002
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKachave, Deepaken_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:25Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:25Z-
dc.date.issued2016-
dc.identifier.citationKachave, D., & Sengupta, A. (2016). Integrating physical level design and high level synthesis for simultaneous multi-cycle transient and multiple transient fault resiliency of application specific datapath processors. Microelectronics Reliability, 60, 141-152. doi:10.1016/j.microrel.2016.03.006en_US
dc.identifier.issn0026-2714-
dc.identifier.otherEID(2-s2.0-84959878276)-
dc.identifier.urihttps://doi.org/10.1016/j.microrel.2016.03.006-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5002-
dc.description.abstractRadiation induced faults in digital systems have started gathering major attention in recent years due to increasing reliability concern for future technologies. For future technologies, multiple transient faults (MTF) originating from a single radiation hit are expected to occur more frequently. Further, due to continuous massive scaling in device geometry, a particle with moderate linear energy transfer (LET) values is expected to affect more than one module/device during striking. Additionally, incessant escalation in operating speed with evolution of technology has increased likelihood of multi-cycle transient (MCT) faults in digital circuits. This calls for novel solutions for concurrently tackling multi-cycle transient and multi-transient fault resiliency at a higher design abstraction level such as behavioral level. This paper proposes a novel approach for generating simultaneous multi-cycle transient and multiple transient fault resilient designs during high level synthesis (HLS) of application specific datapath processors using the framework of dual modular redundancy. Results of the proposed approach on benchmarks indicated generation of low cost MCT-MFT resilient designs during HLS within acceptable runtime. © 2016 Elsevier Ltd.en_US
dc.language.isoenen_US
dc.publisherElsevier Ltden_US
dc.sourceMicroelectronics Reliabilityen_US
dc.subjectDesignen_US
dc.subjectEnergy transferen_US
dc.subjectFault tree analysisen_US
dc.subjectIntegrated circuit designen_US
dc.subjectApplication specificen_US
dc.subjectDual modular redundancyen_US
dc.subjectEvolution of technologyen_US
dc.subjectFuture technologiesen_US
dc.subjectLinear energy transferen_US
dc.subjectPhysical designen_US
dc.subjectResiliencyen_US
dc.subjectTransient faultsen_US
dc.subjectHigh level synthesisen_US
dc.titleIntegrating physical level design and high level synthesis for simultaneous multi-cycle transient and multiple transient fault resiliency of application specific datapath processorsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: