Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5112
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRaut, Gopalen_US
dc.contributor.authorRai, Shubhamen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.contributor.authorKumar, Akashen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:38:42Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:38:42Z-
dc.date.issued2020-
dc.identifier.citationRaut, G., Rai, S., Vishvakarma, S. K., & Kumar, A. (2020). A CORDIC based configurable activation function for ANN applications. Paper presented at the Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI, , 2020-July 78-83. doi:10.1109/ISVLSI49217.2020.00024en_US
dc.identifier.isbn9781728157757-
dc.identifier.issn2159-3469-
dc.identifier.otherEID(2-s2.0-85090418618)-
dc.identifier.urihttps://doi.org/10.1109/ISVLSI49217.2020.00024-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5112-
dc.description.abstractAn efficient ASIC-based hardware design of activation function (AF) in neural networks faces the challenge of offering functional configurability and limited chip area. Therefore an area-efficient configurable architecture for an AF is imperative to fully harness the parallel processing capacity of an ASIC in contrast to a general-purpose processor. To address this, we propose a configurable AF based on the shift-and-add algorithm, collectively known as Co-ordinate Rotation Digital Computer(CORDIC) algorithm. The proposed versatile configurable activation function is designed using CORDIC architecture and implements both tan hyperbolic and sigmoid function. The derived model is synthesized and verified at 45nm technology. Further, in order to address leakage issues at lower technology nodes, we exploit the power-gating technique for the proposed AF based on CORDIC architecture. Our circuit design is extracted in cadence virtuoso and simulated for all physical parameters. With respect to the state-of-the-art, our design architecture shows improvement by 29% in area, 42% in power dissipation and 20% in latency. The used power gating technique saves 30% static power with minimal area overhead. The Monte-Carlo simulations for process-variations and device-mismatch are performed for both the proposed model and the state-of-the-art to evaluate expectations of functions of randomness in dynamic power variation. The dynamic power variation for our design shows that mean and σ deviation are 180.73μW and 51.7μW respectively which is 60% of the state-of-the-art. © 2020 IEEE.en_US
dc.language.isoenen_US
dc.publisherIEEE Computer Societyen_US
dc.sourceProceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSIen_US
dc.subjectChemical activationen_US
dc.subjectGeneral purpose computersen_US
dc.subjectIntegrated circuit designen_US
dc.subjectMemory architectureen_US
dc.subjectMonte Carlo methodsen_US
dc.subjectNetwork architectureen_US
dc.subjectVLSI circuitsen_US
dc.subjectActivation functionsen_US
dc.subjectCo-ordinate rotation digital computersen_US
dc.subjectConfigurable architecturesen_US
dc.subjectDesign architectureen_US
dc.subjectGeneral purpose processorsen_US
dc.subjectParallel processingen_US
dc.subjectPhysical parametersen_US
dc.subjectProcess Variationen_US
dc.subjectHyperbolic functionsen_US
dc.titleA CORDIC based configurable activation function for ANN applicationsen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: