Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5183
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKhan, Sajiden_US
dc.contributor.authorGupta, Nehaen_US
dc.contributor.authorRaut, Gopalen_US
dc.contributor.authorRajput, Gunjanen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:38:53Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:38:53Z-
dc.date.issued2019-
dc.identifier.citationKhan, S., Gupta, N., Raut, G., Rajput, G., Pandey, J. G., & Vishvakarma, S. K. (2019). An ultra low power AES architecture for IoT doi:10.1007/978-981-32-9767-8_29en_US
dc.identifier.isbn9789813297661-
dc.identifier.issn1865-0929-
dc.identifier.otherEID(2-s2.0-85077121050)-
dc.identifier.urihttps://doi.org/10.1007/978-981-32-9767-8_29-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5183-
dc.description.abstractInternet of Things (IoT) is now becoming a part of our life. Many devices are already connected, and more are expected to be deployed in the next coming years. The main concern for IoT is to provide a practical solution for security, privacy, and trust. The science of cryptography plays an important role for providing security in IoTs. AES algorithm is a well known symmetric key, block cipher that is highly secure. In this paper, we present an ultra-low power architecture for the AES cipher that is need for most IoT applications. The proposed architecture has been implemented on SCL 180 nm technology. We have used 4-bit serializer and deserializer (SerDes) to send and receive 128-bit data. The proposed AES architecture uses 32-bit data path in SubByte transformation, and it requires 44 clock cycles for encryption of 128-bit plaintext with a 128-bit cipher key. To deserialize 128-bit plaintext and cipher key, the architecture requires 32 clock cycles. Similarly, to serialize 128-bit ciphertext, 32 clock cycles are overlapped by 44 clock cycles required by AES module. By this, once, after the first 32 clock cycles, the use of SerDes does not affect on the throughput of the system. At 10 MHz the ASIC implementation of the proposed architecture on SCL 180 nm PDK consumes 52.2 µ W and 194.7 µ W power at 1 V and 1.8 V respectively and provides a throughput of 28 Mbps. © 2019, Springer Nature Singapore Pte Ltd.en_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.sourceCommunications in Computer and Information Scienceen_US
dc.subjectArchitectureen_US
dc.subjectClocksen_US
dc.subjectCryptographyen_US
dc.subjectMetadataen_US
dc.subjectVLSI circuitsen_US
dc.subjectInternet of Things (IOT)en_US
dc.subjectIOT applicationsen_US
dc.subjectLightweighten_US
dc.subjectPractical solutionsen_US
dc.subjectProposed architecturesen_US
dc.subjectSecurityen_US
dc.subjectSerializer and de-serializeren_US
dc.subjectUltra low poweren_US
dc.subjectInternet of thingsen_US
dc.titleAn Ultra Low Power AES Architecture for IoTen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: