Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5185
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Nehaen_US
dc.contributor.authorKhan, Sajiden_US
dc.contributor.authorVishwakarma, Abhinaven_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:38:54Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:38:54Z-
dc.date.issued2019-
dc.identifier.citationGupta, N., Gupta, T., Khan, S., Vishwakarma, A., & Vishvakarma, S. K. (2019). Low leakage highly stable robust ultra low power 8T SRAM cell doi:10.1007/978-981-32-9767-8_53en_US
dc.identifier.isbn9789813297661-
dc.identifier.issn1865-0929-
dc.identifier.otherEID(2-s2.0-85077117205)-
dc.identifier.urihttps://doi.org/10.1007/978-981-32-9767-8_53-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5185-
dc.description.abstractThis paper presents a new ultra low power 8T SRAM cell with data dependent power supply circuit with read decoupled technique to enhance the read stability and sleep transistor is used to reduce the leakage power at the low supply voltage. The data dependent circuit reduces the dynamic power and enhances the write ability drastically. The area penalty is also very less due to the absence of access transistor. As compared with the 6T SRAM cell, the proposed cell offers 3.13%, 89.56%, and 68.35% higher write, read and hold stability respectively at 0.4 V supply voltage. Our evaluation indicates that the leakage and read power of the proposed cell is reduced by 98.75% and 99.74% respectively as compared to the conventional 6T cell and read delay and write PDP is reduced by 63.41% and 88.17%, respectively as compared to 6T cell. For a better perspective of the proposed cell, a compound stability to energy ratio has been introduced and it is found that the SER of proposed cell has very high as compared to 6T SRAM cell. All the implementations have been performed using the industry standard 65 nm CMOS technology. © 2019, Springer Nature Singapore Pte Ltd.en_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.sourceCommunications in Computer and Information Scienceen_US
dc.subjectCytologyen_US
dc.subjectLow power electronicsen_US
dc.subjectPower supply circuitsen_US
dc.subjectStabilityen_US
dc.subjectStatic random access storageen_US
dc.subjectT-cellsen_US
dc.subjectTransistorsen_US
dc.subjectVLSI circuitsen_US
dc.subjectCMOS technologyen_US
dc.subjectData dependenten_US
dc.subjectEnergy ratioen_US
dc.subjectIndustry standardsen_US
dc.subjectLeakage poweren_US
dc.subjectLow supply voltagesen_US
dc.subjectSleep transistorsen_US
dc.subjectSupply voltagesen_US
dc.subjectData reductionen_US
dc.titleLow Leakage Highly Stable Robust Ultra Low Power 8T SRAM Cellen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: