Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5195
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Navlakha, Nupur | en_US |
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:38:55Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:38:55Z | - |
dc.date.issued | 2019 | - |
dc.identifier.citation | Ansari, M. H. R., Navlakha, N., Lin, J. -., & Kranti, A. (2019). Investigation of junctionless transistor based dram. Paper presented at the Springer Proceedings in Physics, , 215 629-632. doi:10.1007/978-3-319-97604-4_97 | en_US |
dc.identifier.isbn | 9783319976037 | - |
dc.identifier.issn | 0930-8989 | - |
dc.identifier.other | EID(2-s2.0-85064055960) | - |
dc.identifier.uri | https://doi.org/10.1007/978-3-319-97604-4_97 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5195 | - |
dc.description.abstract | In this work, we have investigated Double Gate junctionless transistor based capacitorless Dynamic Random Access Memory (1T-DRAM). The back gate is responsible for formation of an electrostatic potential well, while the front gate distinguishes the two states based on the charge stored at the back. The read operation is performed through drift-diffusion mechanism. The independent gate operation results in a retention time of 170 ms for gate length of 400 nm at 85 °C. © Springer Nature Switzerland AG 2019. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Springer Science and Business Media, LLC | en_US |
dc.source | Springer Proceedings in Physics | en_US |
dc.subject | Transistors | en_US |
dc.subject | Capacitorless dynamic random access memory | en_US |
dc.subject | Double gate | en_US |
dc.subject | Drift diffusion | en_US |
dc.subject | Electrostatic potential wells | en_US |
dc.subject | Gate operation | en_US |
dc.subject | Junctionless transistors | en_US |
dc.subject | Read operation | en_US |
dc.subject | Retention time | en_US |
dc.subject | Dynamic random access storage | en_US |
dc.title | Investigation of junctionless transistor based dram | en_US |
dc.type | Conference Paper | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: