Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5216
Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Kranti, Abhinav | en_US |
| dc.date.accessioned | 2022-03-17T01:00:00Z | - |
| dc.date.accessioned | 2022-03-17T15:39:00Z | - |
| dc.date.available | 2022-03-17T01:00:00Z | - |
| dc.date.available | 2022-03-17T15:39:00Z | - |
| dc.date.issued | 2018 | - |
| dc.identifier.citation | Ansari, M. H. R., & Kranti, A. (2018). Retention enhancement through architecture optimization in junctionless capacitorless DRAM. Paper presented at the 2018 4th IEEE International Conference on Emerging Electronics, ICEE 2018, doi:10.1109/ICEE44586.2018.8937914 | en_US |
| dc.identifier.isbn | 9781538691182 | - |
| dc.identifier.other | EID(2-s2.0-85077989089) | - |
| dc.identifier.uri | https://doi.org/10.1109/ICEE44586.2018.8937914 | - |
| dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5216 | - |
| dc.description.abstract | The work shows the significance of device architecture to enhance the Retention Time (RT) of Junctionless Capacitorless Dynamic Random Access Memory (1T-DRAM). The conduction and storage regions of the DRAM are segregated through an oxide. The top (n-type) region is utilized for conduction while back region (p-type) for charge storage. A potential well, required to store charges, is also achieved through a Metal-Oxide-Semiconductor (MOS) effect. A maximum RT of \sim 3.8\mathrm{s} is achieved with gate length of 200 nm and is scaled down to 10 nm with RT of \sim 1 ms at 85{\circ}\mathrm{C}. The significance of scaling down total length and thickness is examined. It is possible to scale the bias required to perform Write '1' operation (generation of holes) through Band-to-Band-Tunneling (BTBT) to 0.5 V for gate length of 25 nm with RT of \sim 220 ms at 85{\circ}\mathrm{C}. © 2018 IEEE. | en_US |
| dc.language.iso | en | en_US |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
| dc.source | 2018 4th IEEE International Conference on Emerging Electronics, ICEE 2018 | en_US |
| dc.subject | Memory architecture | en_US |
| dc.subject | Metals | en_US |
| dc.subject | MOS devices | en_US |
| dc.subject | Oxide semiconductors | en_US |
| dc.subject | Separation | en_US |
| dc.subject | Architecture optimization | en_US |
| dc.subject | Band to band tunneling | en_US |
| dc.subject | Capacitorless dynamic random access memory | en_US |
| dc.subject | Dynamic memory | en_US |
| dc.subject | Metal oxide semiconductor | en_US |
| dc.subject | Retention enhancement | en_US |
| dc.subject | Retention time | en_US |
| dc.subject | Vertically stacked | en_US |
| dc.subject | Dynamic random access storage | en_US |
| dc.title | Retention Enhancement through Architecture Optimization in Junctionless Capacitorless DRAM | en_US |
| dc.type | Conference Paper | en_US |
| Appears in Collections: | Department of Electrical Engineering | |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: