Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5216
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:39:00Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:39:00Z-
dc.date.issued2018-
dc.identifier.citationAnsari, M. H. R., & Kranti, A. (2018). Retention enhancement through architecture optimization in junctionless capacitorless DRAM. Paper presented at the 2018 4th IEEE International Conference on Emerging Electronics, ICEE 2018, doi:10.1109/ICEE44586.2018.8937914en_US
dc.identifier.isbn9781538691182-
dc.identifier.otherEID(2-s2.0-85077989089)-
dc.identifier.urihttps://doi.org/10.1109/ICEE44586.2018.8937914-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5216-
dc.description.abstractThe work shows the significance of device architecture to enhance the Retention Time (RT) of Junctionless Capacitorless Dynamic Random Access Memory (1T-DRAM). The conduction and storage regions of the DRAM are segregated through an oxide. The top (n-type) region is utilized for conduction while back region (p-type) for charge storage. A potential well, required to store charges, is also achieved through a Metal-Oxide-Semiconductor (MOS) effect. A maximum RT of \sim 3.8\mathrm{s} is achieved with gate length of 200 nm and is scaled down to 10 nm with RT of \sim 1 ms at 85{\circ}\mathrm{C}. The significance of scaling down total length and thickness is examined. It is possible to scale the bias required to perform Write '1' operation (generation of holes) through Band-to-Band-Tunneling (BTBT) to 0.5 V for gate length of 25 nm with RT of \sim 220 ms at 85{\circ}\mathrm{C}. © 2018 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.source2018 4th IEEE International Conference on Emerging Electronics, ICEE 2018en_US
dc.subjectMemory architectureen_US
dc.subjectMetalsen_US
dc.subjectMOS devicesen_US
dc.subjectOxide semiconductorsen_US
dc.subjectSeparationen_US
dc.subjectArchitecture optimizationen_US
dc.subjectBand to band tunnelingen_US
dc.subjectCapacitorless dynamic random access memoryen_US
dc.subjectDynamic memoryen_US
dc.subjectMetal oxide semiconductoren_US
dc.subjectRetention enhancementen_US
dc.subjectRetention timeen_US
dc.subjectVertically stackeden_US
dc.subjectDynamic random access storageen_US
dc.titleRetention Enhancement through Architecture Optimization in Junctionless Capacitorless DRAMen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: