Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5261
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:39:09Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:39:09Z-
dc.date.issued2018-
dc.identifier.citationGupta, M., & Kranti, A. (2018). Hysteresis free sub-60 mV/dec subthreshold swing in junctionless MOSFETs. Paper presented at the Proceedings of the IEEE International Conference on VLSI Design, , 2018-January 133-138. doi:10.1109/VLSID.2018.50en_US
dc.identifier.isbn9781538636923-
dc.identifier.issn1063-9667-
dc.identifier.otherEID(2-s2.0-85046707225)-
dc.identifier.urihttps://doi.org/10.1109/VLSID.2018.50-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5261-
dc.description.abstractIn this work, we report on a methodology to suppress hysteresis in current-voltage characteristics while retaining steep sub-60 mV/decade switching in n-Type Double Gate (DG) Junctionless (JL) transistors. Hysteresis, which occurs due to impact ionization results in two different threshold voltages for forward and reverse gate voltage sweeps, can be effectively suppressed by using independent gate operation. It is shown that hysteresis free drain current with Subthreshold swing (S-swing) ~18 mV/decade can be achieved with a negative back gate (Vbg) of-0.9 V. The sub-kT/q S-swing implies negative values of total gate capacitance. The limit on back gate bias is imposed by the extent of Band-To-Band Tunneling (BTBT) which can potentially increase off-current. An optimization methodology is highlighted to suppress off-state BTBT while preserving the effectiveness of impact ionization to achieve sharp hysteresis free drain current transition from off-To-on state. © 2018 IEEE.en_US
dc.language.isoenen_US
dc.publisherIEEE Computer Societyen_US
dc.sourceProceedings of the IEEE International Conference on VLSI Designen_US
dc.subjectCapacitanceen_US
dc.subjectCurrent voltage characteristicsen_US
dc.subjectDrain currenten_US
dc.subjectEmbedded systemsen_US
dc.subjectHigh electron mobility transistorsen_US
dc.subjectHysteresisen_US
dc.subjectMOS devicesen_US
dc.subjectMOSFET devicesen_US
dc.subjectThreshold voltageen_US
dc.subjectVLSI circuitsen_US
dc.subjectBand to band tunnelingen_US
dc.subjectCurrent transitionsen_US
dc.subjectGate capacitanceen_US
dc.subjectJunctionlessen_US
dc.subjectJunctionless transistoren_US
dc.subjectMOS-FETen_US
dc.subjectOptimization methodologyen_US
dc.subjectSubthreshold swingen_US
dc.subjectImpact ionizationen_US
dc.titleHysteresis free sub-60 mV/dec subthreshold swing in junctionless MOSFETsen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: