Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5349
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:41:38Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:41:38Z-
dc.date.issued2016-
dc.identifier.citationJagwani, N., Vijayvargiya, V., & Vishvakarma, S. K. (2016). Effect of gate and channel engineering on digital performance parameters using tied (3T) and independent (4T) double gate MOSFETs. Paper presented at the Proceedings - 2015 IEEE International Symposium on Nanoelectronic and Information Systems, iNIS 2015, 243-247. doi:10.1109/iNIS.2015.22en_US
dc.identifier.isbn9781467396912-
dc.identifier.otherEID(2-s2.0-84966546837)-
dc.identifier.urihttps://doi.org/10.1109/iNIS.2015.22-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5349-
dc.description.abstractNoise margin and delay are main concern to VLSI circuit designers along with the device scaling. Therefore, in this paper, the work on various double gate NMOS structures employing gate and channel engineering like gate stack, halo implant and work function engineering is presented. The comparison of threshold voltage, ON and OFF current of various device structures has been performed. Further, D.C. And transient analysis of resistive load inverter circuit using these devices have been investigated. Noise margin and delay of these circuits are also compared. In addition, Tied (3T) and independent (4T) gate configurations are also compared at device and circuit level. The result shows that the Tri-material gate stack (GS-TM) configuration is best structure suited for circuit design. The simulation and parameter extraction have been done using TCAD Silva co simulator. © 2015 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceProceedings - 2015 IEEE International Symposium on Nanoelectronic and Information Systems, iNIS 2015en_US
dc.subjectDelay circuitsen_US
dc.subjectField effect transistorsen_US
dc.subjectInformation systemsen_US
dc.subjectIntegrated circuit manufactureen_US
dc.subjectLogic gatesen_US
dc.subjectNanoelectronicsen_US
dc.subjectParameter extractionen_US
dc.subjectReconfigurable hardwareen_US
dc.subjectThreshold voltageen_US
dc.subjectTransient analysisen_US
dc.subjectVLSI circuitsen_US
dc.subjectDouble gateen_US
dc.subjectGate stacksen_US
dc.subjectHalo implantsen_US
dc.subjectIndependent (4T)en_US
dc.subjectTied (3T)en_US
dc.subjectTri-material (TM)en_US
dc.subjectMOSFET devicesen_US
dc.titleEffect of Gate and Channel Engineering on Digital Performance Parameters Using Tied (3T) and Independent (4T) Double Gate MOSFETsen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: