Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5410
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKushwaha, C. B.en_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:41:52Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:41:52Z-
dc.date.issued2014-
dc.identifier.citationKushwah, C. B., & Vishvakarma, S. K. (2014). A sub-threshold eight transistor (8T) SRAM cell design for stability improvement. Paper presented at the ICICDT 2014 - IEEE International Conference on Integrated Circuit Design and Technology, doi:10.1109/ICICDT.2014.6838592en_US
dc.identifier.isbn9781479921539-
dc.identifier.otherEID(2-s2.0-84904195064)-
dc.identifier.urihttps://doi.org/10.1109/ICICDT.2014.6838592-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5410-
dc.description.abstractA single ended 8-transistor (8T) static random access memory (SRAM) cell is presented which is designed for sub-threshold operation with improved data stability. The proposed 8T cell involves the breaking-up of feedback between the true storing nodes that enhances the writability of the cell at ultra-low voltage (ULV) power supply (VDD). During read operation, as 8T is isolated from the bit-lines the cell current increases without affecting the true storing node voltages allowing a large number of bit-cells on single bit-line. Proposed 8T achieves 1.3x higher mean of write static noise margin (WSNM) as compared to the conventional upsized 6T (CU-6T) cell for 200 mV power supply. The read time of CU-6T is 1.2x as that of 8T at 200 mV but same for 300 mV to 500 mV. The read power of CU-6T is 8x as that of 8T for 500 mV power supply. The read decoupling makes proposed 8T more immune to read disturb. Consequently the cell is stable against the variations in process parameters. All simulations and layout designs are accomplished using UMC 90 nm CMOS process technology. © 2014 IEEE.en_US
dc.language.isoenen_US
dc.publisherIEEE Computer Societyen_US
dc.sourceICICDT 2014 - IEEE International Conference on Integrated Circuit Design and Technologyen_US
dc.subjectCellsen_US
dc.subjectCMOS integrated circuitsen_US
dc.subjectConvergence of numerical methodsen_US
dc.subjectCytologyen_US
dc.subjectStatic random access storageen_US
dc.subjectHSNMen_US
dc.subjectRSNMen_US
dc.subjectSubthresholden_US
dc.subjectUltra-low poweren_US
dc.subjectWSNMen_US
dc.subjectThreshold voltageen_US
dc.titleA sub-threshold eight transistor (8T) SRAM cell design for stability improvementen_US
dc.typeConference Paperen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: