Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5462
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBhuvaneshwari, Y. V.en_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:05Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:05Z-
dc.date.issued2021-
dc.identifier.citationBhuvaneshwari, Y. V., & Kranti, A. (2021). Enhancing multi-functionality of reconfigurable transistors by implementing high retention capacitorless dynamic memory. Semiconductor Science and Technology, 36(11) doi:10.1088/1361-6641/ac2315en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85116889626)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/ac2315-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5462-
dc.description.abstractA key indicator of multi-functional attributes of a transistor is technological competiveness vis- -vis existing architectures. Apart from the well-known logic circuit implementation through reconfigurable field effect transistors (RFETs), this work showcases feasible memory operation by realising capacitorless (1T) dynamic random access memory (DRAM). The memory operation in RFET is achieved through back control gate which creates an electrostatic potential well to store holes. Due to the inherent features of RFET architecture a wider and deeper potential well results in a significantly high retention time (RT) of 2.3 s at 85 C for a total length of 90 nm. Apart from high retention, RFET based 1T-DRAM exhibits a low write time of ∼2 ns, sense margin (SM) of ∼76 µA µm-1 and a high current ratio (CR) of ∼105. Benchmarking the performance metrics against previously published results indicates competitiveness for RT in terms of total length, storage volume and high temperature operation. Critical insights aiding competitive multi-functional behaviour through 1T-DRAM highlights the possible implementation of logic and memory blocks with RFETs. © 2021 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherIOP Publishing Ltden_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectCompetitionen_US
dc.subjectDynamic random access storageen_US
dc.subjectField effect transistorsen_US
dc.subjectMemory architectureen_US
dc.subjectReconfigurable hardwareen_US
dc.subjectStatic random access storageen_US
dc.subjectCapacitor-lessen_US
dc.subjectCapacitorless dynamic memoryen_US
dc.subjectDynamic memoryen_US
dc.subjectDynamic random access memoryen_US
dc.subjectField-effect transistoren_US
dc.subjectMulti-functionalen_US
dc.subjectReconfigurableen_US
dc.subjectReconfigurable transistorsen_US
dc.subjectRetention timeen_US
dc.subjectTechnological competitivenessen_US
dc.subjectBenchmarkingen_US
dc.titleEnhancing multi-functionality of reconfigurable transistors by implementing high retention capacitorless dynamic memoryen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: