Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5490
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShrivas, Pradeepen_US
dc.contributor.authorJaiswal, Niveditaen_US
dc.contributor.authorSemwal, Sandeepen_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:13Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:13Z-
dc.date.issued2021-
dc.identifier.citationShrivas, P., Jaiswal, N., Semwal, S., & Kranti, A. (2021). Ultra-low-power subthreshold logic with germanium junctionless transistors. Semiconductor Science and Technology, 36(7) doi:10.1088/1361-6641/abfd16en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85108438458)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/abfd16-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5490-
dc.description.abstractThe present work investigates the suitability of Ge junctionless (JL) transistors for subthreshold logic applications. Considering that Ge exhibits a higher degree of short channel effects due to its higher permittivity, a semi-Analytical model is first developed to capture the potential distribution and electron concentration in double gate (DG) Ge JL transistors with underlap regions for subthreshold operation. The model accurately predicts threshold voltage, drain-induced barrier lowering and subthreshold swing in Ge-based DG JL transistors. The work is extended to evaluate the subthreshold drain current for n-Type and p-Type DG Ge JL devices and the approach is adapted to extract three key technology-dependent parameters for ultra-low-power (ULP) (subthreshold) operation. The technology-dependent parameters are then utilized to evaluate key performance metrics of a subthreshold inverter. The upper and lower output voltage swing values, logic threshold voltage, and gain of the subthreshold inverter agree reasonably well with the developed modeling framework. The impact of technology downscaling, from a 5 nm to 0.7 nm node, on the performance of DG Ge JL subthreshold inverter is investigated, and possible options to enhance gain are outlined. Transient analysis highlighting NOT, NAND and NOR logic functionality with subthreshold Ge JL transistors has been investigated. Apart from base device and circuit assessment, the work also investigates the sensitivity of key metrics on physical transistor dimensions, supply voltage and temperature. The work showcases the potential benefits of optimally designed ULP n-Type and p-Type metal-oxide-semiconductor Ge JL devices for subthreshold logic applications. © 2021 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherIOP Publishing Ltden_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectDrain currenten_US
dc.subjectMetalsen_US
dc.subjectMOS devicesen_US
dc.subjectOxide semiconductorsen_US
dc.subjectRadio systemsen_US
dc.subjectSemiconducting germaniumen_US
dc.subjectThreshold voltageen_US
dc.subjectTransient analysisen_US
dc.subjectTransistorsen_US
dc.subjectDrain-induced barrier loweringen_US
dc.subjectElectron concentrationen_US
dc.subjectJunctionless transistoren_US
dc.subjectJunctionless transistorsen_US
dc.subjectMetal oxide semiconductoren_US
dc.subjectPotential distributionsen_US
dc.subjectSubthreshold drain currentsen_US
dc.subjectSubthreshold operationen_US
dc.subjectComputer circuitsen_US
dc.titleUltra-low-power subthreshold logic with germanium junctionless transistorsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: