Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5511
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSharma, Vishalen_US
dc.contributor.authorGupta, Nehaen_US
dc.contributor.authorShah, Ambika Prasaden_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:20Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:20Z-
dc.date.issued2021-
dc.identifier.citationSharma, V., Gupta, N., Shah, A. P., Vishvakarma, S. K., & Chouhan, S. S. (2021). A reliable, multi-bit error tolerant 11T SRAM memory design for wireless sensor nodes. Analog Integrated Circuits and Signal Processing, 107(2), 339-352. doi:10.1007/s10470-020-01728-4en_US
dc.identifier.issn0925-1030-
dc.identifier.otherEID(2-s2.0-85092110833)-
dc.identifier.urihttps://doi.org/10.1007/s10470-020-01728-4-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5511-
dc.description.abstractThe work proposes an 11T SRAM cell which confirms its reliability for Internet of Things (IoT) based health monitoring system. The cell executes improved write and read ability using data-dependent feedback cutting and read decoupled access path mechanism respectively. The write and read stabilities of proposed cell are 2.67 × and 1.98 × higher than the conventional 6T cell with 1.53 × area overhead. Moreover, the improved soft error tolerance and better reliability against negative bias temperature instability (NBTI) of proposed 11T SRAM cell as compared to other considered cells make it suitable for the bio medical implant. A low-power double adjacent bit error detection and correction (DAEDC) scheme is proposed to further improve the robustness of designed 1 Kb bit-interleaved memory against the soft error occurrence. The leakage power of proposed cell is controlled by the stacking devices used in its cross-coupled inverter pair and the column based read ground signal (RGND) further controls the unnecessary bit line switching power of the array. © 2020, Springer Science+Business Media, LLC, part of Springer Nature.en_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.sourceAnalog Integrated Circuits and Signal Processingen_US
dc.subjectCytologyen_US
dc.subjectErrorsen_US
dc.subjectIntegrated circuit designen_US
dc.subjectInternet of thingsen_US
dc.subjectNegative bias temperature instabilityen_US
dc.subjectRadiation hardeningen_US
dc.subjectSensor nodesen_US
dc.subjectT-cellsen_US
dc.subjectData dependenten_US
dc.subjectHealth monitoring systemen_US
dc.subjectInterleaved memoryen_US
dc.subjectInternet of Things (IOT)en_US
dc.subjectMulti-bit erroren_US
dc.subjectRead stabilityen_US
dc.subjectSoft-error toleranceen_US
dc.subjectWireless sensor nodeen_US
dc.subjectStatic random access storageen_US
dc.titleA reliable, multi-bit error tolerant 11T SRAM memory design for wireless sensor nodesen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: