Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5535
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Nehaen_US
dc.contributor.authorShah, Ambika Prasaden_US
dc.contributor.authorKumar, Rana Sagaren_US
dc.contributor.authorRaut, Gopalen_US
dc.contributor.authorDhakad, Narendra Singhen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:27Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:27Z-
dc.date.issued2021-
dc.identifier.citationGupta, N., Shah, A. P., Kumar, R. S., Raut, G., Dhakad, N. S., & Vishvakarma, S. K. (2021). Soft error hardened voltage bootstrapped schmitt trigger design for reliable circuits. Microelectronics Reliability, 117 doi:10.1016/j.microrel.2020.114013en_US
dc.identifier.issn0026-2714-
dc.identifier.otherEID(2-s2.0-85098977848)-
dc.identifier.urihttps://doi.org/10.1016/j.microrel.2020.114013-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5535-
dc.description.abstractBias Temperature Instability and soft error rate are the major reliability issue with the technology scaling. BTI leads to an increase in the threshold voltage of the MOS transistors, which reduces the drain current. The threshold voltage of the PMOS transistor increases due to NBTI with stress time, which degrades the circuit performance. In this paper, we propose a novel reliable voltage bootstrapped Schmitt trigger circuit with soft error hardening enhancement and lower effect of BTI. We investigate all the circuit simulations which impact on the soft error rate of inverter circuits using HSPICE 65 nm CMOS technology. The results show that the proposed inverter circuit has a higher critical charge and lower soft error rate (SER) when compared to other reference inverter circuits. To better assess, we introduced Vth sensitivity and observed that the degradation of the proposed inverter circuit is 30% higher as compared to conventional CMOS inverter. The proposed inverter offers lower dynamic power, leakage power, and circuit delay of 91.11%, 93.47%, and 38.17%, respectively, as compared to CMOS inverter at 3 years of the stress time. Finally, the overall circuit performance is evaluated using the figure of merits and observes that the proposed inverter has the highest FOM correspond to other inverter circuits, which reveal that the proposed circuit is useful for the applications where the effect of radiations are higher. © 2020en_US
dc.language.isoenen_US
dc.publisherElsevier Ltden_US
dc.sourceMicroelectronics Reliabilityen_US
dc.subjectCMOS integrated circuitsen_US
dc.subjectDelay circuitsen_US
dc.subjectDrain currenten_US
dc.subjectErrorsen_US
dc.subjectField effect transistorsen_US
dc.subjectHardeningen_US
dc.subjectIntegrated circuit designen_US
dc.subjectRadiation hardeningen_US
dc.subjectThreshold voltageen_US
dc.subjectTiming circuitsen_US
dc.subjectTrigger circuitsen_US
dc.subject65 nm CMOS technologiesen_US
dc.subjectBias temperature instabilityen_US
dc.subjectCircuit performanceen_US
dc.subjectInverter circuiten_US
dc.subjectpMOS transistorsen_US
dc.subjectSchmitt trigger circuiten_US
dc.subjectSchmitt-Trigger designen_US
dc.subjectTechnology scalingen_US
dc.subjectSPICEen_US
dc.titleSoft error hardened voltage bootstrapped Schmitt trigger design for reliable circuitsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: