Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5599
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKumawat, Maheshen_US
dc.contributor.authorSharma, Sanjayen_US
dc.contributor.authorSingh, Gauraven_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:47Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:47Z-
dc.date.issued2020-
dc.identifier.citationKumawat, M., Upadhyay, A. K., Sharma, S., Kumar, R., Singh, G., & Vishvakarma, S. K. (2020). An improved current mode logic latch for high-speed applications. International Journal of Communication Systems, 33(13) doi:10.1002/dac.4118en_US
dc.identifier.issn1074-5351-
dc.identifier.otherEID(2-s2.0-85070197062)-
dc.identifier.urihttps://doi.org/10.1002/dac.4118-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5599-
dc.description.abstractIn this paper, an improved current mode logic (CML) latch design is proposed for high-speed on-chip applications. Transceivers use various methods in fast data transmission in wireless/wire-line application. For an asynchronous transceiver, the improved CML latch is designed using additional NMOS transistors in conventional CML latch which helps to boost the output voltage swing. The proposed low-power CML latch-based frequency divider is compatible for higher operating frequency (16 GHz). Next, the delay model is also developed based on small signal equivalent circuit for the analysis of the proposed latch. The output voltage behavior of the proposed latch is analyzed using 180-nm standard CMOS technology. © 2019 John Wiley & Sons, Ltd.en_US
dc.language.isoenen_US
dc.publisherJohn Wiley and Sons Ltden_US
dc.sourceInternational Journal of Communication Systemsen_US
dc.subjectDelay circuitsen_US
dc.subjectEmitter coupled logic circuitsen_US
dc.subjectEquivalent circuitsen_US
dc.subjectFrequency dividing circuitsen_US
dc.subjectRadio transceiversen_US
dc.subjectCurrent mode logicen_US
dc.subjectFast data transmissionen_US
dc.subjectFrequency dividersen_US
dc.subjectHigh Speeden_US
dc.subjectHigh-speed applicationsen_US
dc.subjectOutput voltage swingsen_US
dc.subjectSmall signal equivalent circuiten_US
dc.subjectStandard CMOS technologyen_US
dc.subjectComputer circuitsen_US
dc.titleAn improved current mode logic latch for high-speed applicationsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: