Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5621
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKumawat, Maheshen_US
dc.contributor.authorSingh, Gauraven_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:54Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:54Z-
dc.date.issued2020-
dc.identifier.citationKumawat, M., Choudhary, M. S., Kumar, R., Singh, G., & Vishvakarma, S. K. (2020). A novel CML latch-based wave-pipelined asynchronous SerDes transceiver for low-power application. Journal of Circuits, Systems and Computers, 29(7) doi:10.1142/S0218126620501108en_US
dc.identifier.issn0218-1266-
dc.identifier.otherEID(2-s2.0-85072172102)-
dc.identifier.urihttps://doi.org/10.1142/S0218126620501108-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5621-
dc.description.abstractIn the present technology development billions of transistors are fabricated on a single chip, which improves the performance of circuits in terms of high data transmission speed and power consumption. This requirement of data transmission speed is achieved with the help of high-speed transceivers. In this paper, we present a high-speed asynchronous wave-pipelined serializer and deserializer (SerDes) transceiver implemented using current-mode logic (CML). This asynchronous transceiver circuit does not require a clock and therefore it saves large amount of power which is consumed in the phase locked loop (PLL) and frequency synthesizer circuits. Further, the proposed design is built using CML which saves more power. CML circuit operates at relatively higher speed as compared to CMOS circuits which helps the circuit to operate at higher data rate. Compared to conventional CML latch, a novel CML latch is proposed in our design to increase the speed. The circuit is implemented in standard CMOS 65-nm technology. The total power consumed by the serializer and deserializer is 9.32mW, which is very less as compared to published related works. The proposed asynchronous SerDes transceiver operates at 18.1-Gbps data transmission rate with low power dissipation. © 2020 World Scientific Publishing Company.en_US
dc.language.isoenen_US
dc.publisherWorld Scientificen_US
dc.sourceJournal of Circuits, Systems and Computersen_US
dc.subjectCMOS integrated circuitsen_US
dc.subjectData transferen_US
dc.subjectEmitter coupled logic circuitsen_US
dc.subjectIntegrated circuit designen_US
dc.subjectPhase locked loopsen_US
dc.subjectPipelinesen_US
dc.subjectSpeeden_US
dc.subjectTransceiversen_US
dc.subjectasynchronousen_US
dc.subjectCurrent mode logicen_US
dc.subjectData transmission ratesen_US
dc.subjectData-transmission speeden_US
dc.subjectHigh-speed transceiversen_US
dc.subjectPhase Locked Loop (PLL)en_US
dc.subjectSerDesen_US
dc.subjectSerializer and de-serializeren_US
dc.subjectComputer circuitsen_US
dc.titleA Novel CML Latch-Based Wave-Pipelined Asynchronous SerDes Transceiver for Low-Power Applicationen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: