Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5621
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kumawat, Mahesh | en_US |
dc.contributor.author | Singh, Gaurav | en_US |
dc.contributor.author | Vishvakarma, Santosh Kumar | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:42:54Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:42:54Z | - |
dc.date.issued | 2020 | - |
dc.identifier.citation | Kumawat, M., Choudhary, M. S., Kumar, R., Singh, G., & Vishvakarma, S. K. (2020). A novel CML latch-based wave-pipelined asynchronous SerDes transceiver for low-power application. Journal of Circuits, Systems and Computers, 29(7) doi:10.1142/S0218126620501108 | en_US |
dc.identifier.issn | 0218-1266 | - |
dc.identifier.other | EID(2-s2.0-85072172102) | - |
dc.identifier.uri | https://doi.org/10.1142/S0218126620501108 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5621 | - |
dc.description.abstract | In the present technology development billions of transistors are fabricated on a single chip, which improves the performance of circuits in terms of high data transmission speed and power consumption. This requirement of data transmission speed is achieved with the help of high-speed transceivers. In this paper, we present a high-speed asynchronous wave-pipelined serializer and deserializer (SerDes) transceiver implemented using current-mode logic (CML). This asynchronous transceiver circuit does not require a clock and therefore it saves large amount of power which is consumed in the phase locked loop (PLL) and frequency synthesizer circuits. Further, the proposed design is built using CML which saves more power. CML circuit operates at relatively higher speed as compared to CMOS circuits which helps the circuit to operate at higher data rate. Compared to conventional CML latch, a novel CML latch is proposed in our design to increase the speed. The circuit is implemented in standard CMOS 65-nm technology. The total power consumed by the serializer and deserializer is 9.32mW, which is very less as compared to published related works. The proposed asynchronous SerDes transceiver operates at 18.1-Gbps data transmission rate with low power dissipation. © 2020 World Scientific Publishing Company. | en_US |
dc.language.iso | en | en_US |
dc.publisher | World Scientific | en_US |
dc.source | Journal of Circuits, Systems and Computers | en_US |
dc.subject | CMOS integrated circuits | en_US |
dc.subject | Data transfer | en_US |
dc.subject | Emitter coupled logic circuits | en_US |
dc.subject | Integrated circuit design | en_US |
dc.subject | Phase locked loops | en_US |
dc.subject | Pipelines | en_US |
dc.subject | Speed | en_US |
dc.subject | Transceivers | en_US |
dc.subject | asynchronous | en_US |
dc.subject | Current mode logic | en_US |
dc.subject | Data transmission rates | en_US |
dc.subject | Data-transmission speed | en_US |
dc.subject | High-speed transceivers | en_US |
dc.subject | Phase Locked Loop (PLL) | en_US |
dc.subject | SerDes | en_US |
dc.subject | Serializer and de-serializer | en_US |
dc.subject | Computer circuits | en_US |
dc.title | A Novel CML Latch-Based Wave-Pipelined Asynchronous SerDes Transceiver for Low-Power Application | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: