Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5638
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:42:59Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:42:59Z-
dc.date.issued2020-
dc.identifier.citationAnsari, M. H. R., Navlakha, N., Lee, J. Y., & Cho, S. (2020). Double-gate junctionless 1T DRAM with physical barriers for retention improvement. IEEE Transactions on Electron Devices, 67(4), 1471-1479. doi:10.1109/TED.2020.2976638en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85082851115)-
dc.identifier.urihttps://doi.org/10.1109/TED.2020.2976638-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5638-
dc.description.abstractIn this article, a double-gate (DG) junctionless (JL) transistor with physical barriers is proposed for one-transistor dynamic random-access memory (1T DRAM) application. In this topology, the holes are stored in the region blocked by physical barriers constructed by oxides underneath the source and drain regions rather than a potential well formed by n+-p-n+ as in the conventional structures. The proposed topology achieves an elongated retention time ( {T}_{\text {ret}} ) with larger physical barrier thickness ( {T}_{\text {oxPB}} ) and wider barrier offset length ( {L}_{\text {BO}} ) due to a reduction in band-to-band tunneling (BTBT) (during hold '0') and recombination (during hold '1'). Maximum retention times of 2.5 s and 33 ms have been achieved for channel doping of 1019 cm-3 at 27 °C and 85 °C, respectively, with gate length ( {L}_{g} ) of 100 nm at small drain bias ( {V}_{\text {DS}} ) of 1 V during write '1.' Results demonstrate a better gate length scalability and a retention time of 4 ms at {L}_{g} of 15 nm with thinner Si channel thickness under the gate ( {T}_{\text {Si}} ) and thicker {T}_{\text {oxPB}}. In addition, the effect of temperature on retention time has been analyzed. With optimized {T}_{\text {oxPB}} at {L}_{g} = {100} nm, the retention time decreases due to thermal generation and recombination from 2.5 s at 27 °C to 3 ms at 125 °C. © 1963-2012 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectDynamicsen_US
dc.subjectSiliconen_US
dc.subjectTemperatureen_US
dc.subjectThermal effectsen_US
dc.subjectTopologyen_US
dc.subjectTransistorsen_US
dc.subjectConventional structuresen_US
dc.subjectEffect of temperatureen_US
dc.subjectJunctionless transistoren_US
dc.subjectOne-transistor dynamic random access memory (1t-dram)en_US
dc.subjectPhysical barriersen_US
dc.subjectRetention improvementen_US
dc.subjectRetention timeen_US
dc.subjectSi channel thicknessen_US
dc.subjectDynamic random access storageen_US
dc.titleDouble-Gate Junctionless 1T DRAM with Physical Barriers for Retention Improvementen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: