Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5655
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKhan, Sajiden_US
dc.contributor.authorShah, Ambika Prasaden_US
dc.contributor.authorGupta, Nehaen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:05Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:05Z-
dc.date.issued2020-
dc.identifier.citationKhan, S., Shah, A. P., Chouhan, S. S., Gupta, N., Pandey, J. G., & Vishvakarma, S. K. (2020). A symmetric D flip-flop based PUF with improved uniqueness. Microelectronics Reliability, 106 doi:10.1016/j.microrel.2020.113595en_US
dc.identifier.issn0026-2714-
dc.identifier.otherEID(2-s2.0-85078972306)-
dc.identifier.urihttps://doi.org/10.1016/j.microrel.2020.113595-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5655-
dc.description.abstractPhysically unclonable functions (PUF) emerged as security primitives that generate high entropy, temper resilient bits for security applications. However, the implementation area budget limits their use in lightweight applications such as IoT, RFID, and biomedical applications. In the form of SRAM or D flip-flop, intrinsic PUFs are abundantly available in almost all of the designs. Being an integral part of the design, they can be used with compromised performance. In this work, to address the usage of intrinsic PUF, a D flip-flop based lightweight PUF is proposed. The proposed architecture is implemented on 40 nm CMOS technology. The simulation results show that it offers a uniqueness of 0.502 and the worst-case reliability of 95.89% at high temperature 125 °C and 97.89% at a supply voltage of 1.2 V. To evaluate the performance of various PUF architectures, A novel term, the uniqueness-to-reliability ratio, is proposed. When compared to the conventional D flip-flop, it offers 4.491 times more uniqueness and 127.74 times more uniqueness-to-reliability ratio with the same layout area. Since it uses the symmetrical structure, unlike other architectures, the proposed architecture does not require any post-processing schemes for bias removal, which further saves the silicon area. To verify the functional correctness of the simulation results, an FPGA implementation of the conventional and proposed D Flip-flop is also presented. © 2020en_US
dc.language.isoenen_US
dc.publisherElsevier Ltden_US
dc.sourceMicroelectronics Reliabilityen_US
dc.subjectArchitectureen_US
dc.subjectBudget controlen_US
dc.subjectInternet of thingsen_US
dc.subjectMedical applicationsen_US
dc.subjectRadio systemsen_US
dc.subjectReliabilityen_US
dc.subjectBiomedical applicationsen_US
dc.subjectChallenge-response pairen_US
dc.subjectLightweighten_US
dc.subjectLightweight applicationen_US
dc.subjectPhysically unclonable functionsen_US
dc.subjectPost-processing schemeen_US
dc.subjectProposed architecturesen_US
dc.subjectSecurityen_US
dc.subjectFlip flop circuitsen_US
dc.titleA symmetric D flip-flop based PUF with improved uniquenessen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: