Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5670
Full metadata record
DC FieldValueLanguage
dc.contributor.authorDurai, Sureshen_US
dc.contributor.authorManivannan, Anbarasuen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:12Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:12Z-
dc.date.issued2020-
dc.identifier.citationDurai, S., Raj, S., & Manivannan, A. (2020). Impact of process-induced variability on the performance and scaling of Ge2Sb2Te5 phase-change memory device. Semiconductor Science and Technology, 35(3) doi:10.1088/1361-6641/ab7214en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85082240000)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/ab7214-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5670-
dc.description.abstractThe process-induced variability in nanoscale phase-change memory (PCM) devices is of utmost importance for the development of reliable single-bit/multi-bit data storage devices. In this study, the influence of structural and interfacial parameters on the performance of Ge2Sb2Te5 (GST) PCM device is systematically investigated using Plackett-Burman design of experiment method. Five important structural parameters, (i) heater (TiN) radius (HR), (ii) heater height, (iii) GST radius (W GST), (iv) GST thickness, and (v) top electrode thickness, and along with three interfacial parameters namely, (i) thermal boundary resistance (TBR) between GST and TiN interface (ii) TBR between GST and SiO2 interface, and (iii) electrical interface resistance (EIR) between GST and TiN interface are considered for the study. Furthermore, to understand the impact of scaling, the performance metrics i.e. RESET resistance (RRESET ), SET resistance (RSET ), RESET power (PRESET ) and SET power (PSET ) of an isotropically scaled-down device with a HR of 10 nm are extracted and compared against the reference device of 50 nm HR. The TCAD simulation results reveal that HR and W GST are the most dominant structural parameters for the output metrics and the analysis shows that ratio should be maintained between 2.7 and 4.5 to offer reliable RESET operation. Among the interfacial parameters, GST/TiN EIR is the most significant controlling parameter for PRESET /PSET metrics, whereas GST/TiN TBR plays an important role in achieving better RRESET / RSET . Hence, our findings of the most and least sensitive input parameters can be effectively used for the better optimization of RESET/SET pulse parameters to achieve reliable programming of PCM devices in the future technology nodes. © 2020 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physics Publishingen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectAntimony compoundsen_US
dc.subjectBreeder reactorsen_US
dc.subjectDesign of experimentsen_US
dc.subjectGermanium compoundsen_US
dc.subjectSilicaen_US
dc.subjectTellurium compoundsen_US
dc.subjectTitanium nitrideen_US
dc.subjectVirtual storageen_US
dc.subjectControlling parametersen_US
dc.subjectData storage devicesen_US
dc.subjectElectrical interfaceen_US
dc.subjectInterfacial effectsen_US
dc.subjectPhase change memory (pcm)en_US
dc.subjectPlackett-Burman design of experimenten_US
dc.subjectStructural parameteren_US
dc.subjectThermal boundary resistanceen_US
dc.subjectPhase change memoryen_US
dc.titleImpact of process-induced variability on the performance and scaling of Ge2Sb2Te5 Phase-change memory deviceen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: