Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5746
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sharma, Vishal | en_US |
dc.contributor.author | Bisht, Pranshu | en_US |
dc.contributor.author | Dalal, Abhishek | en_US |
dc.contributor.author | Gopal, Maisagalla | en_US |
dc.contributor.author | Vishvakarma, Santosh Kumar | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:43:39Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:43:39Z | - |
dc.date.issued | 2019 | - |
dc.identifier.citation | Sharma, V., Bisht, P., Dalal, A., Gopal, M., Vishvakarma, S. K., & Chouhan, S. S. (2019). Half-select free bit-line sharing 12T SRAM with double-adjacent bits soft error correction and a reconfigurable FPGA for low-power applications. AEU - International Journal of Electronics and Communications, 104, 10-22. doi:10.1016/j.aeue.2019.02.018 | en_US |
dc.identifier.issn | 1434-8411 | - |
dc.identifier.other | EID(2-s2.0-85063092549) | - |
dc.identifier.uri | https://doi.org/10.1016/j.aeue.2019.02.018 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5746 | - |
dc.description.abstract | This work presents a half-select free 12T SRAM cell with Data-Dependent Feedback Cutting approach to improve the write ability and isolated read path to enhance the read stability. The enhanced read and write ability is 1.95× and 2.84× larger respectively than that of the conventional 6T cell at 0.4 V. The half-select free behavior of proposed cell using the cross-point read/write structure facilitates the bit-interleaving memory architecture to effectively reduce the multi-bits soft error occurrence. The incorporated PMOS stacking effect in inverter pairs of the proposed cell offers the reduced leakage power which is 0.59× to that of 6T, at 0.4 V supply. To further minimize the leakage power at array level, the bit lines between two adjacent cells have been shared that consumes only 0.38× leakage power than that of the conventional 6T array for a 1 KB macro. Moreover, a Reconfigurable FPGA architecture is proposed for low power applications. The simulated static and active power consumption of 12T SRAM based reconfigurable FPGA is 0.22× and 0.45× when compared with the regular 12T FPGA. Finally, a Double Adjacent-bits Error Detection and Correction (DAEDC) scheme is suggested for the proposed bit-interleaved 12T SRAM array, to reduce the soft error effects. © 2019 Elsevier GmbH | en_US |
dc.language.iso | en | en_US |
dc.publisher | Elsevier GmbH | en_US |
dc.source | AEU - International Journal of Electronics and Communications | en_US |
dc.subject | Cytology | en_US |
dc.subject | Error correction | en_US |
dc.subject | Field programmable gate arrays (FPGA) | en_US |
dc.subject | Memory architecture | en_US |
dc.subject | Radiation hardening | en_US |
dc.subject | Reconfigurable architectures | en_US |
dc.subject | Reconfigurable hardware | en_US |
dc.subject | T-cells | en_US |
dc.subject | Error tolerance | en_US |
dc.subject | Leakage power | en_US |
dc.subject | Low Power | en_US |
dc.subject | Static noise margin | en_US |
dc.subject | Static random access memory | en_US |
dc.subject | Static random access storage | en_US |
dc.title | Half-select free bit-line sharing 12T SRAM with double-adjacent bits soft error correction and a reconfigurable FPGA for low-power applications | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: