Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5746
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSharma, Vishalen_US
dc.contributor.authorBisht, Pranshuen_US
dc.contributor.authorDalal, Abhisheken_US
dc.contributor.authorGopal, Maisagallaen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:39Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:39Z-
dc.date.issued2019-
dc.identifier.citationSharma, V., Bisht, P., Dalal, A., Gopal, M., Vishvakarma, S. K., & Chouhan, S. S. (2019). Half-select free bit-line sharing 12T SRAM with double-adjacent bits soft error correction and a reconfigurable FPGA for low-power applications. AEU - International Journal of Electronics and Communications, 104, 10-22. doi:10.1016/j.aeue.2019.02.018en_US
dc.identifier.issn1434-8411-
dc.identifier.otherEID(2-s2.0-85063092549)-
dc.identifier.urihttps://doi.org/10.1016/j.aeue.2019.02.018-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5746-
dc.description.abstractThis work presents a half-select free 12T SRAM cell with Data-Dependent Feedback Cutting approach to improve the write ability and isolated read path to enhance the read stability. The enhanced read and write ability is 1.95× and 2.84× larger respectively than that of the conventional 6T cell at 0.4 V. The half-select free behavior of proposed cell using the cross-point read/write structure facilitates the bit-interleaving memory architecture to effectively reduce the multi-bits soft error occurrence. The incorporated PMOS stacking effect in inverter pairs of the proposed cell offers the reduced leakage power which is 0.59× to that of 6T, at 0.4 V supply. To further minimize the leakage power at array level, the bit lines between two adjacent cells have been shared that consumes only 0.38× leakage power than that of the conventional 6T array for a 1 KB macro. Moreover, a Reconfigurable FPGA architecture is proposed for low power applications. The simulated static and active power consumption of 12T SRAM based reconfigurable FPGA is 0.22× and 0.45× when compared with the regular 12T FPGA. Finally, a Double Adjacent-bits Error Detection and Correction (DAEDC) scheme is suggested for the proposed bit-interleaved 12T SRAM array, to reduce the soft error effects. © 2019 Elsevier GmbHen_US
dc.language.isoenen_US
dc.publisherElsevier GmbHen_US
dc.sourceAEU - International Journal of Electronics and Communicationsen_US
dc.subjectCytologyen_US
dc.subjectError correctionen_US
dc.subjectField programmable gate arrays (FPGA)en_US
dc.subjectMemory architectureen_US
dc.subjectRadiation hardeningen_US
dc.subjectReconfigurable architecturesen_US
dc.subjectReconfigurable hardwareen_US
dc.subjectT-cellsen_US
dc.subjectError toleranceen_US
dc.subjectLeakage poweren_US
dc.subjectLow Poweren_US
dc.subjectStatic noise marginen_US
dc.subjectStatic random access memoryen_US
dc.subjectStatic random access storageen_US
dc.titleHalf-select free bit-line sharing 12T SRAM with double-adjacent bits soft error correction and a reconfigurable FPGA for low-power applicationsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: