Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5749
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShah, Ambika Prasaden_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:40Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:40Z-
dc.date.issued2019-
dc.identifier.citationShah, A. P., Neema, V., Daulatabad, S., & Singh, P. (2019). Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits. Microsystem Technologies, 25(5), 1639-1652. doi:10.1007/s00542-017-3437-2en_US
dc.identifier.issn0946-7076-
dc.identifier.otherEID(2-s2.0-85019607391)-
dc.identifier.urihttps://doi.org/10.1007/s00542-017-3437-2-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5749-
dc.description.abstractSubthreshold leakage current becomes the major component of total power dissipation as scaling down the feature size. In this paper, two new circuit techniques are proposed for reducing the subthreshold leakage power consumption in domino logic circuit. Dual threshold voltage DOIND (Domino logic with clock and input dependent transistors) and NMOS sleep switch dual threshold voltage DOIND circuits for low leakage domino logic circuits are presented. High threshold voltage transistors are utilized to reduce the leakage current and a sleep transistor is added to the dynamic node that strongly turnoff all the high threshold voltage transistor and significantly reduce the subthreshold leakage power. The proposed circuit techniques, dual threshold voltage DOIND logic and sleep switch dual threshold voltage DOIND logic reduces the leakage current by 71.46 and 74.86% respectively as compared to standard domino logic circuit. Simulation results also shows that both the circuits are less affected by supply and temperature variations. The proposed sleep switch dual threshold voltage DOIND exhibits 19.95% less power consumption with 24% die area overhead for the buffer circuit as compared to standard domino logic circuit. The proposed sleep switch dual threshold voltage DOIND logic has improved normalized figure of merit of 1.17 as compared to standard domino logic circuit. © 2017, Springer-Verlag Berlin Heidelberg.en_US
dc.language.isoenen_US
dc.publisherSpringer Verlagen_US
dc.sourceMicrosystem Technologiesen_US
dc.subjectBuffer circuitsen_US
dc.subjectElectric power utilizationen_US
dc.subjectLeakage currentsen_US
dc.subjectLogic circuitsen_US
dc.subjectSleep researchen_US
dc.subjectThreshold voltageen_US
dc.subjectTiming circuitsen_US
dc.subjectTransistorsen_US
dc.subjectCircuit techniquesen_US
dc.subjectDomino logic circuitsen_US
dc.subjectDual threshold voltageen_US
dc.subjectHigh-threshold voltagesen_US
dc.subjectSub-threshold leakage currentsen_US
dc.subjectSubthreshold leakage poweren_US
dc.subjectTemperature variationen_US
dc.subjectTotal power dissipationen_US
dc.subjectComputer circuitsen_US
dc.titleDual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuitsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: