Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5749
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Shah, Ambika Prasad | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:43:40Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:43:40Z | - |
dc.date.issued | 2019 | - |
dc.identifier.citation | Shah, A. P., Neema, V., Daulatabad, S., & Singh, P. (2019). Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits. Microsystem Technologies, 25(5), 1639-1652. doi:10.1007/s00542-017-3437-2 | en_US |
dc.identifier.issn | 0946-7076 | - |
dc.identifier.other | EID(2-s2.0-85019607391) | - |
dc.identifier.uri | https://doi.org/10.1007/s00542-017-3437-2 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5749 | - |
dc.description.abstract | Subthreshold leakage current becomes the major component of total power dissipation as scaling down the feature size. In this paper, two new circuit techniques are proposed for reducing the subthreshold leakage power consumption in domino logic circuit. Dual threshold voltage DOIND (Domino logic with clock and input dependent transistors) and NMOS sleep switch dual threshold voltage DOIND circuits for low leakage domino logic circuits are presented. High threshold voltage transistors are utilized to reduce the leakage current and a sleep transistor is added to the dynamic node that strongly turnoff all the high threshold voltage transistor and significantly reduce the subthreshold leakage power. The proposed circuit techniques, dual threshold voltage DOIND logic and sleep switch dual threshold voltage DOIND logic reduces the leakage current by 71.46 and 74.86% respectively as compared to standard domino logic circuit. Simulation results also shows that both the circuits are less affected by supply and temperature variations. The proposed sleep switch dual threshold voltage DOIND exhibits 19.95% less power consumption with 24% die area overhead for the buffer circuit as compared to standard domino logic circuit. The proposed sleep switch dual threshold voltage DOIND logic has improved normalized figure of merit of 1.17 as compared to standard domino logic circuit. © 2017, Springer-Verlag Berlin Heidelberg. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Springer Verlag | en_US |
dc.source | Microsystem Technologies | en_US |
dc.subject | Buffer circuits | en_US |
dc.subject | Electric power utilization | en_US |
dc.subject | Leakage currents | en_US |
dc.subject | Logic circuits | en_US |
dc.subject | Sleep research | en_US |
dc.subject | Threshold voltage | en_US |
dc.subject | Timing circuits | en_US |
dc.subject | Transistors | en_US |
dc.subject | Circuit techniques | en_US |
dc.subject | Domino logic circuits | en_US |
dc.subject | Dual threshold voltage | en_US |
dc.subject | High-threshold voltages | en_US |
dc.subject | Sub-threshold leakage currents | en_US |
dc.subject | Subthreshold leakage power | en_US |
dc.subject | Temperature variation | en_US |
dc.subject | Total power dissipation | en_US |
dc.subject | Computer circuits | en_US |
dc.title | Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: