Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5751
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSingh, Pooranen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:41Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:41Z-
dc.date.issued2019-
dc.identifier.citationReniwal, B. S., Vijayvargiya, V., Singh, P., Yadav, N. K., Vishvakarma, S. K., & Dwivedi, D. (2019). An auto-calibrated sense amplifier with offset prediction approach for energy-efficient SRAM. Circuits, Systems, and Signal Processing, 38(4), 1482-1505. doi:10.1007/s00034-018-0934-1en_US
dc.identifier.issn0278-081X-
dc.identifier.otherEID(2-s2.0-85063003521)-
dc.identifier.urihttps://doi.org/10.1007/s00034-018-0934-1-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5751-
dc.description.abstractIn this paper, for the first time, a novel offset suppression technique is proposed to tackle the offset issue. The key idea is to improve bit error rate (BER) with an energy-efficient offset prediction-based sense amplifier (OPB-SA) for static random access memory (SRAM). The OPB-SA effectively compensates for the branch current mismatch due to threshold voltage (VTH) offset in SA sensing devices. Extensive simulation results, referring to an industrial hardware-calibrated UMC 65-nm CMOS technology, show that OPB-SA achieves 27.2, 20 and 11.1% offset reduction over current latch SA (CLSA), SA with inherent offset cancellation (SAOC) and offset-compensated current SA (OCCSA), respectively, without sacrificing performance. The OPB-SA features significant offset suppression capabilities with 31.3, 12.2 and 7% tighter offset distribution compared to CLSA, SAOC and OCCSA, respectively. The energy efficiency is 0.26fJ/bit, thus improving 61.04, 84.16 and 87.12% over SAOC, OCCSA and body bias SA (BBSA), respectively. The OPB-SA requires 0.72 ×, 0.8 × and 0.88 × less bit-line swings than CLSA, SAOC and OCCSA for targeted 0% BER. Hence, overall SRAM macro with proposed scheme exhibits a superior dynamic power metric over the conventional designs with 0.66 ×, 0.74 ×, 0.98 × and 0.81 × lower bit-line power consumption than CLSA, SAOC, OCCSA and BBSA, respectively. © 2018, Springer Science+Business Media, LLC, part of Springer Nature.en_US
dc.language.isoenen_US
dc.publisherBirkhauser Bostonen_US
dc.sourceCircuits, Systems, and Signal Processingen_US
dc.subjectBit error rateen_US
dc.subjectStatic random access storageen_US
dc.subjectThreshold voltageen_US
dc.subjectDelay producten_US
dc.subjectDifferential currenten_US
dc.subjectExtensive simulationsen_US
dc.subjectInput-referred offseten_US
dc.subjectOffset cancellationen_US
dc.subjectProcess Variationen_US
dc.subjectStatic random access memoryen_US
dc.subjectSuppression techniqueen_US
dc.subjectEnergy efficiencyen_US
dc.titleAn Auto-Calibrated Sense Amplifier with Offset Prediction Approach for Energy-Efficient SRAMen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: