Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5766
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSharma, Vishalen_US
dc.contributor.authorGopal, Maisagallaen_US
dc.contributor.authorSingh, Pooranen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:43:47Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:43:47Z-
dc.date.issued2019-
dc.identifier.citationSharma, V., Gopal, M., Singh, P., Vishvakarma, S. K., & Chouhan, S. S. (2019). A robust, ultra low-power, data-dependent-power-supplied 11T SRAM cell with expanded read/write stabilities for internet-of-things applications. Analog Integrated Circuits and Signal Processing, 98(2), 331-346. doi:10.1007/s10470-018-1286-2en_US
dc.identifier.issn0925-1030-
dc.identifier.otherEID(2-s2.0-85052078005)-
dc.identifier.urihttps://doi.org/10.1007/s10470-018-1286-2-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5766-
dc.description.abstractWith the increased requirement of on-chip data computations in internet of things based applications, the embedded on-chip SRAM memory has been under its renovation stage to overcome the classical problems like stability and poor energy efficiency. In this work, a data-dependent-power-supply mechanism for a new 11T SRAM cell is proposed with ultra-low leakage and improved read/write stability against the process–voltage–temperature variations. The proposed cell consumes static power in the fraction of picowatt range and has considerable enhancement in the value of write static noise margin (WSNM). In addition, the use of associated read decoupling approach, with the column-based read buffer, further improves the read stability of the proposed cell and make it comparable with the hold stability value. The percentage reduction in the leakage power of proposed 11T cell is 99.97 % , 99.93 % and 99.97 % , while the WSNM 1 is 6.98 × , 3.12 × and 1.46 × , and WSNM 0 is 5.55 × , 1.25 × and 1.16 × larger when operating at 0.4 V and compared to the conventional 6T and threshold voltage techniques based VTH_9T and data aware write assist (DAWA) 12T SRAM cell structures respectively. Iread/ Ileak ratio for the proposed cell has improved by 6.55 × , 6.22 × and 5.11 × when compared with the 6T, VTH_9T and DAWA12T SRAM to increase the memory density. Further, the post-layout Monte Carlo simulation results (2000 samples) confirm the robustness of the proposed cell against the process variations. © 2018, Springer Science+Business Media, LLC, part of Springer Nature.en_US
dc.language.isoenen_US
dc.publisherSpringer New York LLCen_US
dc.sourceAnalog Integrated Circuits and Signal Processingen_US
dc.subjectEnergy efficiencyen_US
dc.subjectIntelligent systemsen_US
dc.subjectInternet of thingsen_US
dc.subjectMonte Carlo methodsen_US
dc.subjectStabilityen_US
dc.subjectThreshold voltageen_US
dc.subjectInternet of Things (IOT)en_US
dc.subjectStatic noise marginen_US
dc.subjectStatic random access memoryen_US
dc.subjectUltra low poweren_US
dc.subjectWrite abilitiesen_US
dc.subjectStatic random access storageen_US
dc.titleA robust, ultra low-power, data-dependent-power-supplied 11T SRAM cell with expanded read/write stabilities for internet-of-things applicationsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: