Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5809
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBohara, Poojaen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:04Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:04Z-
dc.date.issued2018-
dc.identifier.citationBohara, P., & Vishvakarma, S. K. (2018). Self-amplified tunneling-based SONOS flash memory device with improved performance. IEEE Transactions on Electron Devices, 65(10), 4297-4303. doi:10.1109/TED.2018.2865577en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85052654419)-
dc.identifier.urihttps://doi.org/10.1109/TED.2018.2865577-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5809-
dc.description.abstractIn this paper, we report on the assessment of self-amplified silicon-oxide-nitride-oxide-silicon (SONOS) memory device architecture for sub-50-nm gate length (Lg) through calibrated simulations. Self-amplification (SA) effect in tunnel field-effect transistor-based SONOS (T-SONOS) memory device has been analyzed. Results show that memory window (Δ W) in T-SONOS cell increases as buried oxide thickness increases due to capacitive coupling between the front and back gates. Although the enhanced ΔW can also be achieved in inversion-mode SONOS (I-SONOS) device, its performance is deteriorated when the gate length is scaled down. We have compared the performance of I-SONOS and T-SONOS memory devices for Lg varying from 100 to 25 nm. Results highlight that I-SONOS device cannot be programmed at Lg =25 nm and thus deteriorate the memory operation. However, SA T-SONOS at Lg = 25 nm achieves W ~ 6 V. In addition, the effect of underlap on the performance of T-SONOS cell has been analyzed, and it is shown that memory operation of 25-nm T-SONOS device can further improved with a drain side underlap of 20 nm. This paper provides new opportunities to design SA T-SONOS memory device for the next-generation nonvolatile memories. © 1963-2012 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectElectron tunnelingen_US
dc.subjectField effect transistorsen_US
dc.subjectNitridesen_US
dc.subjectSilicon oxidesen_US
dc.subjectCapacitive couplingsen_US
dc.subjectDouble gateen_US
dc.subjectMemory windowen_US
dc.subjectself-amplifieden_US
dc.subjectSilicon oxide nitride oxide siliconsen_US
dc.subjectFlash memoryen_US
dc.titleSelf-Amplified Tunneling-Based SONOS Flash Memory Device with Improved Performanceen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: