Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5809
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bohara, Pooja | en_US |
dc.contributor.author | Vishvakarma, Santosh Kumar | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:44:04Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:44:04Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Bohara, P., & Vishvakarma, S. K. (2018). Self-amplified tunneling-based SONOS flash memory device with improved performance. IEEE Transactions on Electron Devices, 65(10), 4297-4303. doi:10.1109/TED.2018.2865577 | en_US |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.other | EID(2-s2.0-85052654419) | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2018.2865577 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5809 | - |
dc.description.abstract | In this paper, we report on the assessment of self-amplified silicon-oxide-nitride-oxide-silicon (SONOS) memory device architecture for sub-50-nm gate length (Lg) through calibrated simulations. Self-amplification (SA) effect in tunnel field-effect transistor-based SONOS (T-SONOS) memory device has been analyzed. Results show that memory window (Δ W) in T-SONOS cell increases as buried oxide thickness increases due to capacitive coupling between the front and back gates. Although the enhanced ΔW can also be achieved in inversion-mode SONOS (I-SONOS) device, its performance is deteriorated when the gate length is scaled down. We have compared the performance of I-SONOS and T-SONOS memory devices for Lg varying from 100 to 25 nm. Results highlight that I-SONOS device cannot be programmed at Lg =25 nm and thus deteriorate the memory operation. However, SA T-SONOS at Lg = 25 nm achieves W ~ 6 V. In addition, the effect of underlap on the performance of T-SONOS cell has been analyzed, and it is shown that memory operation of 25-nm T-SONOS device can further improved with a drain side underlap of 20 nm. This paper provides new opportunities to design SA T-SONOS memory device for the next-generation nonvolatile memories. © 1963-2012 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Electron Devices | en_US |
dc.subject | Electron tunneling | en_US |
dc.subject | Field effect transistors | en_US |
dc.subject | Nitrides | en_US |
dc.subject | Silicon oxides | en_US |
dc.subject | Capacitive couplings | en_US |
dc.subject | Double gate | en_US |
dc.subject | Memory window | en_US |
dc.subject | self-amplified | en_US |
dc.subject | Silicon oxide nitride oxide silicons | en_US |
dc.subject | Flash memory | en_US |
dc.title | Self-Amplified Tunneling-Based SONOS Flash Memory Device with Improved Performance | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: