Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5835
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Navlakha, Nupur | en_US |
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:44:14Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:44:14Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Ansari, M. H. R., Navlakha, N., Lin, J. -., & Kranti, A. (2018). High retention with n-oxide-p junctionless architecture for 1T DRAM. IEEE Transactions on Electron Devices, 65(7), 2797-2803. doi:10.1109/TED.2018.2829983 | en_US |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.other | EID(2-s2.0-85046723512) | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2018.2829983 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5835 | - |
dc.description.abstract | This paper reports on the potential benefits of a vertically stacked n - and p -type junctionless (JL) transistor physically decoupled through an intermediate oxide layer for dynamic memory application. The proposed topology enhances the retention time (RT) of capacitorless dynamic random access memory (1T-DRAM), with a significant improvement (∼ ×103) compared with a conventional JL transistor with a doping (Nd) of 1019 cm-3. The functionality of architecture as DRAM is based on physically decoupling the conduction region (top n-type JL transistor) and storage region (bottom p-type JL), while maintaining an electrostatic coupling between them. The charge stored in the p-type JL determines RT, and also impacts the read currents, and thus, influences the sense margin of DRAM. Stacked JL (SJL) 1T-DRAM achieves a maximum RT of 2.5 s for Nd = 5 × 10 18 cm-3 and 1 s for 1019 cm-3 with a gate length (L g) of 200 nm at 85 °C. Results demonstrate its functionality down to 20 nm. The enhanced DRAM metrics (better scalability and high RT) are attributed to optimal architecture due to the vertical stacking of n- and p-type regions. © 1963-2012 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Electron Devices | en_US |
dc.subject | Doping (additives) | en_US |
dc.subject | Electric potential | en_US |
dc.subject | Logic gates | en_US |
dc.subject | Memory architecture | en_US |
dc.subject | Molybdenum | en_US |
dc.subject | Scalability | en_US |
dc.subject | Topology | en_US |
dc.subject | Transistors | en_US |
dc.subject | 1t drams | en_US |
dc.subject | Capacitor-less | en_US |
dc.subject | Capacitorless dynamic random access memory | en_US |
dc.subject | Electrostatic coupling | en_US |
dc.subject | junctionless (JL) | en_US |
dc.subject | Junctionless transistor | en_US |
dc.subject | Optimal architecture | en_US |
dc.subject | Random access memory | en_US |
dc.subject | Dynamic random access storage | en_US |
dc.title | High Retention with n-Oxide-p Junctionless Architecture for 1T DRAM | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: