Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5835
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:14Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:14Z-
dc.date.issued2018-
dc.identifier.citationAnsari, M. H. R., Navlakha, N., Lin, J. -., & Kranti, A. (2018). High retention with n-oxide-p junctionless architecture for 1T DRAM. IEEE Transactions on Electron Devices, 65(7), 2797-2803. doi:10.1109/TED.2018.2829983en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85046723512)-
dc.identifier.urihttps://doi.org/10.1109/TED.2018.2829983-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5835-
dc.description.abstractThis paper reports on the potential benefits of a vertically stacked n - and p -type junctionless (JL) transistor physically decoupled through an intermediate oxide layer for dynamic memory application. The proposed topology enhances the retention time (RT) of capacitorless dynamic random access memory (1T-DRAM), with a significant improvement (∼ ×103) compared with a conventional JL transistor with a doping (Nd) of 1019 cm-3. The functionality of architecture as DRAM is based on physically decoupling the conduction region (top n-type JL transistor) and storage region (bottom p-type JL), while maintaining an electrostatic coupling between them. The charge stored in the p-type JL determines RT, and also impacts the read currents, and thus, influences the sense margin of DRAM. Stacked JL (SJL) 1T-DRAM achieves a maximum RT of 2.5 s for Nd = 5 × 10 18 cm-3 and 1 s for 1019 cm-3 with a gate length (L g) of 200 nm at 85 °C. Results demonstrate its functionality down to 20 nm. The enhanced DRAM metrics (better scalability and high RT) are attributed to optimal architecture due to the vertical stacking of n- and p-type regions. © 1963-2012 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectDoping (additives)en_US
dc.subjectElectric potentialen_US
dc.subjectLogic gatesen_US
dc.subjectMemory architectureen_US
dc.subjectMolybdenumen_US
dc.subjectScalabilityen_US
dc.subjectTopologyen_US
dc.subjectTransistorsen_US
dc.subject1t dramsen_US
dc.subjectCapacitor-lessen_US
dc.subjectCapacitorless dynamic random access memoryen_US
dc.subjectElectrostatic couplingen_US
dc.subjectjunctionless (JL)en_US
dc.subjectJunctionless transistoren_US
dc.subjectOptimal architectureen_US
dc.subjectRandom access memoryen_US
dc.subjectDynamic random access storageen_US
dc.titleHigh Retention with n-Oxide-p Junctionless Architecture for 1T DRAMen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: