Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5845
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShah, Ambika Prasaden_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:18Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:18Z-
dc.date.issued2018-
dc.identifier.citationShah, A. P., Yadav, N., Beohar, A., & Vishvakarma, S. K. (2018). On-chip adaptive body bias for reducing the impact of nbti on 6t SRAM cells. IEEE Transactions on Semiconductor Manufacturing, 31(2), 242-249. doi:10.1109/TSM.2018.2804944en_US
dc.identifier.issn0894-6507-
dc.identifier.otherEID(2-s2.0-85041860192)-
dc.identifier.urihttps://doi.org/10.1109/TSM.2018.2804944-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5845-
dc.description.abstractNegative bias temperature instability (NBTI) is a major reliability issue with the scaled devices at elevated temperature. The effect of NBTI increases with the time, and it increases the threshold voltage of pMOS. In this paper, an on-chip adaptive body bias (O-ABB) circuit to compensate the degradation due to NBTI aging is presented. The O-ABB is used to compensate the parameter variations and improves the SRAM circuit yield regarding read current, hold SNM, read SNM, write margin, and word line write margin (WLWM). The O-ABB consists of standby leakage current ( ${I}-{{ddq}}$ ) sensor circuit, decision circuit, and body bias control circuit. Circuit level simulation for SRAM cell is performed for pre-and post-stress of ten years NBTI aging. The proposed O-ABB reduces the effect of NBTI on the stability of SRAM cell. The simulation results show the hold SNM, read SNM, and WLWM decreases by 10.55%, 8.55%, and 3.25%, respectively, in the absence of O-ABB, whereas hold SNM, read SNM, and WLWM decreases by only 0.47%, 1.15%, and 0.62%, respectively, if O-ABB is used to compensate the degradation. © 1988-2012 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Semiconductor Manufacturingen_US
dc.subjectBias voltageen_US
dc.subjectConvergence of numerical methodsen_US
dc.subjectDegradationen_US
dc.subjectNegative temperature coefficienten_US
dc.subjectReliabilityen_US
dc.subjectStabilityen_US
dc.subjectStatic random access storageen_US
dc.subjectStressesen_US
dc.subjectThermal variables controlen_US
dc.subjectThermodynamic stabilityen_US
dc.subjectThreshold voltageen_US
dc.subjectAdaptive body biasen_US
dc.subjectBody bias controlen_US
dc.subjectCircuit-level simulationen_US
dc.subjectElevated temperatureen_US
dc.subjectMOS-FETen_US
dc.subjectSRAM Cellen_US
dc.subjectStand-by leakageen_US
dc.subjectThreshold voltage degradationen_US
dc.subjectNegative bias temperature instabilityen_US
dc.titleOn-chip adaptive body bias for reducing the impact of nbti on 6t SRAM cellsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: