Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5866
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jaiswal, Nivedita | en_US |
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:44:27Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:44:27Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Jaiswal, N., & Kranti, A. (2018). A model for gate-underlap-dependent short-channel effects in junctionless MOSFET. IEEE Transactions on Electron Devices, 65(3), 881-887. doi:10.1109/TED.2018.2796602 | en_US |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.other | EID(2-s2.0-85041531782) | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2018.2796602 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5866 | - |
dc.description.abstract | In this paper, we investigate the impact of gate-source/drain underlap on short-channel behavior of junctionless (JL) transistor through a quasi-Analytical model and 2-D numerical simulations. The proposed five-region model for potential is developed for the symmetric mode operation of double-gate (DG) JL MOSFET in the subthreshold regime, to predict and minimize short-channel effects (SCEs) using the optimum design of underlap regions. The five-region model can be transformed into four or three regions to incorporate the possible dependence of biases, doping, and gate workfunction with the underlap length. The parameters indicating SCEs can also be extracted using an analytical approximation for subthreshold drain current. The results from the proposed model are in reasonable agreement with simulation data. Analyses show that underlap length is a critical parameter to restrict the lateral extension of depletion region into the ungated portion. With increasing the underlap length, SCEs improve prominently for moderate doping concentration ( 1018 cm-3 ). The improvement in SCEs ceases once the device achieves the maximum lateral extension of the depletion region. This paper provides the physical insights into the optimal use of underlap region in nanoscale JL devices for suppressing SCEs. © 1963-2012 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Electron Devices | en_US |
dc.subject | Drain current | en_US |
dc.subject | MOS devices | en_US |
dc.subject | Threshold voltage | en_US |
dc.subject | 2-D numerical simulation | en_US |
dc.subject | Analytical approximation | en_US |
dc.subject | Double gate | en_US |
dc.subject | Gate - source/drain underlap | en_US |
dc.subject | junctionless (JL) | en_US |
dc.subject | Short-channel effect | en_US |
dc.subject | Subthreshold drain currents | en_US |
dc.subject | underlap | en_US |
dc.subject | MOSFET devices | en_US |
dc.title | A Model for Gate-Underlap-Dependent Short-Channel Effects in Junctionless MOSFET | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: