Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5867
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:27Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:27Z-
dc.date.issued2018-
dc.identifier.citationAnsari, M. H. R., Navlakha, N., Lin, J. -., & Kranti, A. (2018). Doping dependent assessment of accumulation mode and junctionless FET for 1T DRAM. IEEE Transactions on Electron Devices, 65(3), 1205-1210. doi:10.1109/TED.2018.2789901en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85041013034)-
dc.identifier.urihttps://doi.org/10.1109/TED.2018.2789901-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5867-
dc.description.abstractThis paper demonstrates the use of double-gate accumulation mode (AM) and junctionless (JL) transistors for dynamic memory applications at 85 °C. The doping dependent assessments of AM and JL devices include an analysis of storage volume, carrier lifetime, and depth of potential well to determine characteristics of Dynamic Random Access Memory (DRAM). This paper shows significant impact of carrier lifetime for channel doping (Nd) ≤ 1018 cm-3 on Retention Time (RT), while the depth of potential well is more critical at higher doping (>1018 cm-3). RT of 2.5 s at 85 °C and 4.5 s at 27 °C is achieved for gate length (Lg) of 400 nm with Nd = 1017 cm-3 which reduces to 90 ms at 85 °C for Lg = 25 nm. This paper discusses the storage volume (Lg × fil thickness for a fixed volume with width of 1 μm) optimization to attain maximum retention. Insights and guidelines, as a function of doping and device dimensions, are outlined for dynamic memory applications. © 1963-2012 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectCarrier lifetimeen_US
dc.subjectDoping (additives)en_US
dc.subjectHigh electron mobility transistorsen_US
dc.subjectLogic gatesen_US
dc.subjectRandom access storageen_US
dc.subjectSemiconducting siliconen_US
dc.subjectSemiconductor dopingen_US
dc.subjectSemiconductor junctionsen_US
dc.subjectSiliconen_US
dc.subjectStatic random access storageen_US
dc.subjectTransistorsen_US
dc.subjectAccumulation modesen_US
dc.subjectCapacitor-lessen_US
dc.subjectDynamic memoryen_US
dc.subjectDynamic random access memoryen_US
dc.subjectMOS-FETen_US
dc.subjectRandom access memoryen_US
dc.subjectSemiconductor process modelingen_US
dc.subjectDynamic random access storageen_US
dc.titleDoping Dependent Assessment of Accumulation Mode and Junctionless FET for 1T DRAMen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: