Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5899
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGopal, Maisagallaen_US
dc.contributor.authorSharma, Vishalen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:41Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:41Z-
dc.date.issued2017-
dc.identifier.citationGopal, M., Sharma, V., & Vishvakarma, S. K. (2017). Evaluation of static noise margin of 6T SRAM cell using SiGe/SiC asymmetric dual-k spacer FinFETs. Micro and Nano Letters, 12(12), 1028-1032. doi:10.1049/mnl.2017.0318en_US
dc.identifier.issn1750-0443-
dc.identifier.otherEID(2-s2.0-85040059181)-
dc.identifier.urihttps://doi.org/10.1049/mnl.2017.0318-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5899-
dc.description.abstractThis work aims to investigate the device performance of silicon-germanium (SiGe)/Si carbide (SiC) source/drain (S/D) asymmetric dual-k spacer underlap Fin-field-effect transistor (SiGe/SiC-AsymD-k FinFET) with Si channel for high performance and robust SRAM cell. Strain-induced mobility enhancement due to the Si1-xGex/Si1-yCy S/D leads to a significant drive current enhancement of the proposed device. The introduced asymmetric dual-k spacer at source side offers excellent gate control over the channel. By exploiting asymmetry in current, the authors prove that it is possible to achieve mitigation of read-write conflict in 6T SRAM bit cell. SiGe/SiC-AsymD-k FinFET SRAM offers 8.39% improvement in hold static noise margin, 14.28% in read and 18.06% in write mode over conventional FinFETbased 6T SRAM bit cell. When compared to conventional FinFET 6T SRAM bit cell, the proposed 6T SRAM bit cell shows lesser temperature sensitivity of cell stability. © The Institution of Engineering and Technology 2017.en_US
dc.language.isoenen_US
dc.publisherInstitution of Engineering and Technologyen_US
dc.sourceMicro and Nano Lettersen_US
dc.subjectCarbidesen_US
dc.subjectCellsen_US
dc.subjectCytologyen_US
dc.subjectField effect transistorsen_US
dc.subjectFinFETen_US
dc.subjectGermanium compoundsen_US
dc.subjectMOSFET devicesen_US
dc.subjectSilicon carbideen_US
dc.subjectCell stabilityen_US
dc.subjectDevice performanceen_US
dc.subjectDrive current enhancementen_US
dc.subjectFin field effect transistorsen_US
dc.subjectSilicon Germaniumen_US
dc.subjectStatic noise marginen_US
dc.subjectStrain induceden_US
dc.subjectTemperature sensitivityen_US
dc.subjectSilicon compoundsen_US
dc.titleEvaluation of static noise margin of 6T SRAM cell using SiGe/SiC asymmetric dual-k spacer FinFETsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: